1*4882a593Smuzhiyun// SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * Copyright (c) 2017 Andreas Färber 4*4882a593Smuzhiyun */ 5*4882a593Smuzhiyun 6*4882a593Smuzhiyun#include <dt-bindings/clock/actions,s700-cmu.h> 7*4882a593Smuzhiyun#include <dt-bindings/interrupt-controller/arm-gic.h> 8*4882a593Smuzhiyun#include <dt-bindings/power/owl-s700-powergate.h> 9*4882a593Smuzhiyun#include <dt-bindings/reset/actions,s700-reset.h> 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun/ { 12*4882a593Smuzhiyun compatible = "actions,s700"; 13*4882a593Smuzhiyun interrupt-parent = <&gic>; 14*4882a593Smuzhiyun #address-cells = <2>; 15*4882a593Smuzhiyun #size-cells = <2>; 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun cpus { 18*4882a593Smuzhiyun #address-cells = <2>; 19*4882a593Smuzhiyun #size-cells = <0>; 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun cpu0: cpu@0 { 22*4882a593Smuzhiyun device_type = "cpu"; 23*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 24*4882a593Smuzhiyun reg = <0x0 0x0>; 25*4882a593Smuzhiyun enable-method = "psci"; 26*4882a593Smuzhiyun }; 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun cpu1: cpu@1 { 29*4882a593Smuzhiyun device_type = "cpu"; 30*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 31*4882a593Smuzhiyun reg = <0x0 0x1>; 32*4882a593Smuzhiyun enable-method = "psci"; 33*4882a593Smuzhiyun }; 34*4882a593Smuzhiyun 35*4882a593Smuzhiyun cpu2: cpu@2 { 36*4882a593Smuzhiyun device_type = "cpu"; 37*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 38*4882a593Smuzhiyun reg = <0x0 0x2>; 39*4882a593Smuzhiyun enable-method = "psci"; 40*4882a593Smuzhiyun }; 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun cpu3: cpu@3 { 43*4882a593Smuzhiyun device_type = "cpu"; 44*4882a593Smuzhiyun compatible = "arm,cortex-a53"; 45*4882a593Smuzhiyun reg = <0x0 0x3>; 46*4882a593Smuzhiyun enable-method = "psci"; 47*4882a593Smuzhiyun }; 48*4882a593Smuzhiyun }; 49*4882a593Smuzhiyun 50*4882a593Smuzhiyun reserved-memory { 51*4882a593Smuzhiyun #address-cells = <2>; 52*4882a593Smuzhiyun #size-cells = <2>; 53*4882a593Smuzhiyun ranges; 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun secmon@1f000000 { 56*4882a593Smuzhiyun reg = <0x0 0x1f000000 0x0 0x1000000>; 57*4882a593Smuzhiyun no-map; 58*4882a593Smuzhiyun }; 59*4882a593Smuzhiyun }; 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun psci { 62*4882a593Smuzhiyun compatible = "arm,psci-0.2"; 63*4882a593Smuzhiyun method = "smc"; 64*4882a593Smuzhiyun }; 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun arm-pmu { 67*4882a593Smuzhiyun compatible = "arm,cortex-a53-pmu"; 68*4882a593Smuzhiyun interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>, 69*4882a593Smuzhiyun <GIC_SPI 5 IRQ_TYPE_LEVEL_HIGH>, 70*4882a593Smuzhiyun <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>, 71*4882a593Smuzhiyun <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>; 72*4882a593Smuzhiyun interrupt-affinity = <&cpu0>, <&cpu1>, <&cpu2>, <&cpu3>; 73*4882a593Smuzhiyun }; 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun timer { 76*4882a593Smuzhiyun compatible = "arm,armv8-timer"; 77*4882a593Smuzhiyun interrupts = <GIC_PPI 13 78*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 79*4882a593Smuzhiyun <GIC_PPI 14 80*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 81*4882a593Smuzhiyun <GIC_PPI 11 82*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, 83*4882a593Smuzhiyun <GIC_PPI 10 84*4882a593Smuzhiyun (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 85*4882a593Smuzhiyun }; 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun hosc: hosc { 88*4882a593Smuzhiyun compatible = "fixed-clock"; 89*4882a593Smuzhiyun clock-frequency = <24000000>; 90*4882a593Smuzhiyun #clock-cells = <0>; 91*4882a593Smuzhiyun }; 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun losc: losc { 94*4882a593Smuzhiyun compatible = "fixed-clock"; 95*4882a593Smuzhiyun clock-frequency = <32768>; 96*4882a593Smuzhiyun #clock-cells = <0>; 97*4882a593Smuzhiyun }; 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun soc { 100*4882a593Smuzhiyun compatible = "simple-bus"; 101*4882a593Smuzhiyun #address-cells = <2>; 102*4882a593Smuzhiyun #size-cells = <2>; 103*4882a593Smuzhiyun ranges; 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun gic: interrupt-controller@e00f1000 { 106*4882a593Smuzhiyun compatible = "arm,gic-400"; 107*4882a593Smuzhiyun reg = <0x0 0xe00f1000 0x0 0x1000>, 108*4882a593Smuzhiyun <0x0 0xe00f2000 0x0 0x2000>, 109*4882a593Smuzhiyun <0x0 0xe00f4000 0x0 0x2000>, 110*4882a593Smuzhiyun <0x0 0xe00f6000 0x0 0x2000>; 111*4882a593Smuzhiyun interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>; 112*4882a593Smuzhiyun interrupt-controller; 113*4882a593Smuzhiyun #interrupt-cells = <3>; 114*4882a593Smuzhiyun }; 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun uart0: serial@e0120000 { 117*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 118*4882a593Smuzhiyun reg = <0x0 0xe0120000 0x0 0x2000>; 119*4882a593Smuzhiyun clocks = <&cmu CLK_UART0>; 120*4882a593Smuzhiyun interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>; 121*4882a593Smuzhiyun status = "disabled"; 122*4882a593Smuzhiyun }; 123*4882a593Smuzhiyun 124*4882a593Smuzhiyun uart1: serial@e0122000 { 125*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 126*4882a593Smuzhiyun reg = <0x0 0xe0122000 0x0 0x2000>; 127*4882a593Smuzhiyun clocks = <&cmu CLK_UART1>; 128*4882a593Smuzhiyun interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>; 129*4882a593Smuzhiyun status = "disabled"; 130*4882a593Smuzhiyun }; 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun uart2: serial@e0124000 { 133*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 134*4882a593Smuzhiyun reg = <0x0 0xe0124000 0x0 0x2000>; 135*4882a593Smuzhiyun clocks = <&cmu CLK_UART2>; 136*4882a593Smuzhiyun interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>; 137*4882a593Smuzhiyun status = "disabled"; 138*4882a593Smuzhiyun }; 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun uart3: serial@e0126000 { 141*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 142*4882a593Smuzhiyun reg = <0x0 0xe0126000 0x0 0x2000>; 143*4882a593Smuzhiyun clocks = <&cmu CLK_UART3>; 144*4882a593Smuzhiyun interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>; 145*4882a593Smuzhiyun status = "disabled"; 146*4882a593Smuzhiyun }; 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun uart4: serial@e0128000 { 149*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 150*4882a593Smuzhiyun reg = <0x0 0xe0128000 0x0 0x2000>; 151*4882a593Smuzhiyun clocks = <&cmu CLK_UART4>; 152*4882a593Smuzhiyun interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>; 153*4882a593Smuzhiyun status = "disabled"; 154*4882a593Smuzhiyun }; 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun uart5: serial@e012a000 { 157*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 158*4882a593Smuzhiyun reg = <0x0 0xe012a000 0x0 0x2000>; 159*4882a593Smuzhiyun clocks = <&cmu CLK_UART5>; 160*4882a593Smuzhiyun interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>; 161*4882a593Smuzhiyun status = "disabled"; 162*4882a593Smuzhiyun }; 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun uart6: serial@e012c000 { 165*4882a593Smuzhiyun compatible = "actions,s900-uart", "actions,owl-uart"; 166*4882a593Smuzhiyun reg = <0x0 0xe012c000 0x0 0x2000>; 167*4882a593Smuzhiyun clocks = <&cmu CLK_UART6>; 168*4882a593Smuzhiyun interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>; 169*4882a593Smuzhiyun status = "disabled"; 170*4882a593Smuzhiyun }; 171*4882a593Smuzhiyun 172*4882a593Smuzhiyun cmu: clock-controller@e0168000 { 173*4882a593Smuzhiyun compatible = "actions,s700-cmu"; 174*4882a593Smuzhiyun reg = <0x0 0xe0168000 0x0 0x1000>; 175*4882a593Smuzhiyun clocks = <&hosc>, <&losc>; 176*4882a593Smuzhiyun #clock-cells = <1>; 177*4882a593Smuzhiyun #reset-cells = <1>; 178*4882a593Smuzhiyun }; 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun i2c0: i2c@e0170000 { 181*4882a593Smuzhiyun compatible = "actions,s700-i2c"; 182*4882a593Smuzhiyun reg = <0 0xe0170000 0 0x1000>; 183*4882a593Smuzhiyun clocks = <&cmu CLK_I2C0>; 184*4882a593Smuzhiyun interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; 185*4882a593Smuzhiyun #address-cells = <1>; 186*4882a593Smuzhiyun #size-cells = <0>; 187*4882a593Smuzhiyun status = "disabled"; 188*4882a593Smuzhiyun }; 189*4882a593Smuzhiyun 190*4882a593Smuzhiyun i2c1: i2c@e0174000 { 191*4882a593Smuzhiyun compatible = "actions,s700-i2c"; 192*4882a593Smuzhiyun reg = <0 0xe0174000 0 0x1000>; 193*4882a593Smuzhiyun clocks = <&cmu CLK_I2C1>; 194*4882a593Smuzhiyun interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>; 195*4882a593Smuzhiyun #address-cells = <1>; 196*4882a593Smuzhiyun #size-cells = <0>; 197*4882a593Smuzhiyun status = "disabled"; 198*4882a593Smuzhiyun }; 199*4882a593Smuzhiyun 200*4882a593Smuzhiyun i2c2: i2c@e0178000 { 201*4882a593Smuzhiyun compatible = "actions,s700-i2c"; 202*4882a593Smuzhiyun reg = <0 0xe0178000 0 0x1000>; 203*4882a593Smuzhiyun clocks = <&cmu CLK_I2C2>; 204*4882a593Smuzhiyun interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>; 205*4882a593Smuzhiyun #address-cells = <1>; 206*4882a593Smuzhiyun #size-cells = <0>; 207*4882a593Smuzhiyun status = "disabled"; 208*4882a593Smuzhiyun }; 209*4882a593Smuzhiyun 210*4882a593Smuzhiyun i2c3: i2c@e017c000 { 211*4882a593Smuzhiyun compatible = "actions,s700-i2c"; 212*4882a593Smuzhiyun reg = <0 0xe017c000 0 0x1000>; 213*4882a593Smuzhiyun clocks = <&cmu CLK_I2C3>; 214*4882a593Smuzhiyun interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>; 215*4882a593Smuzhiyun #address-cells = <1>; 216*4882a593Smuzhiyun #size-cells = <0>; 217*4882a593Smuzhiyun status = "disabled"; 218*4882a593Smuzhiyun }; 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun sps: power-controller@e01b0100 { 221*4882a593Smuzhiyun compatible = "actions,s700-sps"; 222*4882a593Smuzhiyun reg = <0x0 0xe01b0100 0x0 0x100>; 223*4882a593Smuzhiyun #power-domain-cells = <1>; 224*4882a593Smuzhiyun }; 225*4882a593Smuzhiyun 226*4882a593Smuzhiyun timer: timer@e024c000 { 227*4882a593Smuzhiyun compatible = "actions,s700-timer"; 228*4882a593Smuzhiyun reg = <0x0 0xe024c000 0x0 0x4000>; 229*4882a593Smuzhiyun interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>; 230*4882a593Smuzhiyun interrupt-names = "timer1"; 231*4882a593Smuzhiyun }; 232*4882a593Smuzhiyun 233*4882a593Smuzhiyun pinctrl: pinctrl@e01b0000 { 234*4882a593Smuzhiyun compatible = "actions,s700-pinctrl"; 235*4882a593Smuzhiyun reg = <0x0 0xe01b0000 0x0 0x100>; 236*4882a593Smuzhiyun clocks = <&cmu CLK_GPIO>; 237*4882a593Smuzhiyun gpio-controller; 238*4882a593Smuzhiyun gpio-ranges = <&pinctrl 0 0 136>; 239*4882a593Smuzhiyun #gpio-cells = <2>; 240*4882a593Smuzhiyun interrupt-controller; 241*4882a593Smuzhiyun #interrupt-cells = <2>; 242*4882a593Smuzhiyun interrupts = <GIC_SPI 36 IRQ_TYPE_LEVEL_HIGH>, 243*4882a593Smuzhiyun <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>, 244*4882a593Smuzhiyun <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>, 245*4882a593Smuzhiyun <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>, 246*4882a593Smuzhiyun <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>; 247*4882a593Smuzhiyun }; 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun dma: dma-controller@e0230000 { 250*4882a593Smuzhiyun compatible = "actions,s700-dma"; 251*4882a593Smuzhiyun reg = <0x0 0xe0230000 0x0 0x1000>; 252*4882a593Smuzhiyun interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>, 253*4882a593Smuzhiyun <GIC_SPI 58 IRQ_TYPE_LEVEL_HIGH>, 254*4882a593Smuzhiyun <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>, 255*4882a593Smuzhiyun <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>; 256*4882a593Smuzhiyun #dma-cells = <1>; 257*4882a593Smuzhiyun dma-channels = <10>; 258*4882a593Smuzhiyun dma-requests = <44>; 259*4882a593Smuzhiyun clocks = <&cmu CLK_DMAC>; 260*4882a593Smuzhiyun power-domains = <&sps S700_PD_DMA>; 261*4882a593Smuzhiyun }; 262*4882a593Smuzhiyun }; 263*4882a593Smuzhiyun}; 264