xref: /OK3568_Linux_fs/kernel/arch/arm/plat-orion/pcie.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * arch/arm/plat-orion/pcie.c
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Marvell Orion SoC PCIe handling.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun  * License version 2.  This program is licensed "as is" without any
8*4882a593Smuzhiyun  * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/pci.h>
13*4882a593Smuzhiyun #include <linux/mbus.h>
14*4882a593Smuzhiyun #include <asm/mach/pci.h>
15*4882a593Smuzhiyun #include <plat/pcie.h>
16*4882a593Smuzhiyun #include <plat/addr-map.h>
17*4882a593Smuzhiyun #include <linux/delay.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * PCIe unit register offsets.
21*4882a593Smuzhiyun  */
22*4882a593Smuzhiyun #define PCIE_DEV_ID_OFF		0x0000
23*4882a593Smuzhiyun #define PCIE_CMD_OFF		0x0004
24*4882a593Smuzhiyun #define PCIE_DEV_REV_OFF	0x0008
25*4882a593Smuzhiyun #define PCIE_BAR_LO_OFF(n)	(0x0010 + ((n) << 3))
26*4882a593Smuzhiyun #define PCIE_BAR_HI_OFF(n)	(0x0014 + ((n) << 3))
27*4882a593Smuzhiyun #define PCIE_HEADER_LOG_4_OFF	0x0128
28*4882a593Smuzhiyun #define PCIE_BAR_CTRL_OFF(n)	(0x1804 + ((n - 1) * 4))
29*4882a593Smuzhiyun #define PCIE_WIN04_CTRL_OFF(n)	(0x1820 + ((n) << 4))
30*4882a593Smuzhiyun #define PCIE_WIN04_BASE_OFF(n)	(0x1824 + ((n) << 4))
31*4882a593Smuzhiyun #define PCIE_WIN04_REMAP_OFF(n)	(0x182c + ((n) << 4))
32*4882a593Smuzhiyun #define PCIE_WIN5_CTRL_OFF	0x1880
33*4882a593Smuzhiyun #define PCIE_WIN5_BASE_OFF	0x1884
34*4882a593Smuzhiyun #define PCIE_WIN5_REMAP_OFF	0x188c
35*4882a593Smuzhiyun #define PCIE_CONF_ADDR_OFF	0x18f8
36*4882a593Smuzhiyun #define  PCIE_CONF_ADDR_EN		0x80000000
37*4882a593Smuzhiyun #define  PCIE_CONF_REG(r)		((((r) & 0xf00) << 16) | ((r) & 0xfc))
38*4882a593Smuzhiyun #define  PCIE_CONF_BUS(b)		(((b) & 0xff) << 16)
39*4882a593Smuzhiyun #define  PCIE_CONF_DEV(d)		(((d) & 0x1f) << 11)
40*4882a593Smuzhiyun #define  PCIE_CONF_FUNC(f)		(((f) & 0x7) << 8)
41*4882a593Smuzhiyun #define PCIE_CONF_DATA_OFF	0x18fc
42*4882a593Smuzhiyun #define PCIE_MASK_OFF		0x1910
43*4882a593Smuzhiyun #define PCIE_CTRL_OFF		0x1a00
44*4882a593Smuzhiyun #define  PCIE_CTRL_X1_MODE		0x0001
45*4882a593Smuzhiyun #define PCIE_STAT_OFF		0x1a04
46*4882a593Smuzhiyun #define  PCIE_STAT_DEV_OFFS		20
47*4882a593Smuzhiyun #define  PCIE_STAT_DEV_MASK		0x1f
48*4882a593Smuzhiyun #define  PCIE_STAT_BUS_OFFS		8
49*4882a593Smuzhiyun #define  PCIE_STAT_BUS_MASK		0xff
50*4882a593Smuzhiyun #define  PCIE_STAT_LINK_DOWN		1
51*4882a593Smuzhiyun #define PCIE_DEBUG_CTRL         0x1a60
52*4882a593Smuzhiyun #define  PCIE_DEBUG_SOFT_RESET		(1<<20)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 
orion_pcie_dev_id(void __iomem * base)55*4882a593Smuzhiyun u32 orion_pcie_dev_id(void __iomem *base)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	return readl(base + PCIE_DEV_ID_OFF) >> 16;
58*4882a593Smuzhiyun }
59*4882a593Smuzhiyun 
orion_pcie_rev(void __iomem * base)60*4882a593Smuzhiyun u32 orion_pcie_rev(void __iomem *base)
61*4882a593Smuzhiyun {
62*4882a593Smuzhiyun 	return readl(base + PCIE_DEV_REV_OFF) & 0xff;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
orion_pcie_link_up(void __iomem * base)65*4882a593Smuzhiyun int orion_pcie_link_up(void __iomem *base)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	return !(readl(base + PCIE_STAT_OFF) & PCIE_STAT_LINK_DOWN);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
orion_pcie_x4_mode(void __iomem * base)70*4882a593Smuzhiyun int __init orion_pcie_x4_mode(void __iomem *base)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return !(readl(base + PCIE_CTRL_OFF) & PCIE_CTRL_X1_MODE);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
orion_pcie_get_local_bus_nr(void __iomem * base)75*4882a593Smuzhiyun int orion_pcie_get_local_bus_nr(void __iomem *base)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	u32 stat = readl(base + PCIE_STAT_OFF);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return (stat >> PCIE_STAT_BUS_OFFS) & PCIE_STAT_BUS_MASK;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
orion_pcie_set_local_bus_nr(void __iomem * base,int nr)82*4882a593Smuzhiyun void __init orion_pcie_set_local_bus_nr(void __iomem *base, int nr)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	u32 stat;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	stat = readl(base + PCIE_STAT_OFF);
87*4882a593Smuzhiyun 	stat &= ~(PCIE_STAT_BUS_MASK << PCIE_STAT_BUS_OFFS);
88*4882a593Smuzhiyun 	stat |= nr << PCIE_STAT_BUS_OFFS;
89*4882a593Smuzhiyun 	writel(stat, base + PCIE_STAT_OFF);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun 
orion_pcie_reset(void __iomem * base)92*4882a593Smuzhiyun void __init orion_pcie_reset(void __iomem *base)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun 	u32 reg;
95*4882a593Smuzhiyun 	int i;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/*
98*4882a593Smuzhiyun 	 * MV-S104860-U0, Rev. C:
99*4882a593Smuzhiyun 	 * PCI Express Unit Soft Reset
100*4882a593Smuzhiyun 	 * When set, generates an internal reset in the PCI Express unit.
101*4882a593Smuzhiyun 	 * This bit should be cleared after the link is re-established.
102*4882a593Smuzhiyun 	 */
103*4882a593Smuzhiyun 	reg = readl(base + PCIE_DEBUG_CTRL);
104*4882a593Smuzhiyun 	reg |= PCIE_DEBUG_SOFT_RESET;
105*4882a593Smuzhiyun 	writel(reg, base + PCIE_DEBUG_CTRL);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	for (i = 0; i < 20; i++) {
108*4882a593Smuzhiyun 		mdelay(10);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 		if (orion_pcie_link_up(base))
111*4882a593Smuzhiyun 			break;
112*4882a593Smuzhiyun 	}
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	reg &= ~(PCIE_DEBUG_SOFT_RESET);
115*4882a593Smuzhiyun 	writel(reg, base + PCIE_DEBUG_CTRL);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /*
119*4882a593Smuzhiyun  * Setup PCIE BARs and Address Decode Wins:
120*4882a593Smuzhiyun  * BAR[0,2] -> disabled, BAR[1] -> covers all DRAM banks
121*4882a593Smuzhiyun  * WIN[0-3] -> DRAM bank[0-3]
122*4882a593Smuzhiyun  */
orion_pcie_setup_wins(void __iomem * base)123*4882a593Smuzhiyun static void __init orion_pcie_setup_wins(void __iomem *base)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	const struct mbus_dram_target_info *dram;
126*4882a593Smuzhiyun 	u32 size;
127*4882a593Smuzhiyun 	int i;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	dram = mv_mbus_dram_info();
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	/*
132*4882a593Smuzhiyun 	 * First, disable and clear BARs and windows.
133*4882a593Smuzhiyun 	 */
134*4882a593Smuzhiyun 	for (i = 1; i <= 2; i++) {
135*4882a593Smuzhiyun 		writel(0, base + PCIE_BAR_CTRL_OFF(i));
136*4882a593Smuzhiyun 		writel(0, base + PCIE_BAR_LO_OFF(i));
137*4882a593Smuzhiyun 		writel(0, base + PCIE_BAR_HI_OFF(i));
138*4882a593Smuzhiyun 	}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
141*4882a593Smuzhiyun 		writel(0, base + PCIE_WIN04_CTRL_OFF(i));
142*4882a593Smuzhiyun 		writel(0, base + PCIE_WIN04_BASE_OFF(i));
143*4882a593Smuzhiyun 		writel(0, base + PCIE_WIN04_REMAP_OFF(i));
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	writel(0, base + PCIE_WIN5_CTRL_OFF);
147*4882a593Smuzhiyun 	writel(0, base + PCIE_WIN5_BASE_OFF);
148*4882a593Smuzhiyun 	writel(0, base + PCIE_WIN5_REMAP_OFF);
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/*
151*4882a593Smuzhiyun 	 * Setup windows for DDR banks.  Count total DDR size on the fly.
152*4882a593Smuzhiyun 	 */
153*4882a593Smuzhiyun 	size = 0;
154*4882a593Smuzhiyun 	for (i = 0; i < dram->num_cs; i++) {
155*4882a593Smuzhiyun 		const struct mbus_dram_window *cs = dram->cs + i;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		writel(cs->base & 0xffff0000, base + PCIE_WIN04_BASE_OFF(i));
158*4882a593Smuzhiyun 		writel(0, base + PCIE_WIN04_REMAP_OFF(i));
159*4882a593Smuzhiyun 		writel(((cs->size - 1) & 0xffff0000) |
160*4882a593Smuzhiyun 			(cs->mbus_attr << 8) |
161*4882a593Smuzhiyun 			(dram->mbus_dram_target_id << 4) | 1,
162*4882a593Smuzhiyun 				base + PCIE_WIN04_CTRL_OFF(i));
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 		size += cs->size;
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/*
168*4882a593Smuzhiyun 	 * Round up 'size' to the nearest power of two.
169*4882a593Smuzhiyun 	 */
170*4882a593Smuzhiyun 	if ((size & (size - 1)) != 0)
171*4882a593Smuzhiyun 		size = 1 << fls(size);
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/*
174*4882a593Smuzhiyun 	 * Setup BAR[1] to all DRAM banks.
175*4882a593Smuzhiyun 	 */
176*4882a593Smuzhiyun 	writel(dram->cs[0].base, base + PCIE_BAR_LO_OFF(1));
177*4882a593Smuzhiyun 	writel(0, base + PCIE_BAR_HI_OFF(1));
178*4882a593Smuzhiyun 	writel(((size - 1) & 0xffff0000) | 1, base + PCIE_BAR_CTRL_OFF(1));
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
orion_pcie_setup(void __iomem * base)181*4882a593Smuzhiyun void __init orion_pcie_setup(void __iomem *base)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun 	u16 cmd;
184*4882a593Smuzhiyun 	u32 mask;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	/*
187*4882a593Smuzhiyun 	 * Point PCIe unit MBUS decode windows to DRAM space.
188*4882a593Smuzhiyun 	 */
189*4882a593Smuzhiyun 	orion_pcie_setup_wins(base);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 	/*
192*4882a593Smuzhiyun 	 * Master + slave enable.
193*4882a593Smuzhiyun 	 */
194*4882a593Smuzhiyun 	cmd = readw(base + PCIE_CMD_OFF);
195*4882a593Smuzhiyun 	cmd |= PCI_COMMAND_IO;
196*4882a593Smuzhiyun 	cmd |= PCI_COMMAND_MEMORY;
197*4882a593Smuzhiyun 	cmd |= PCI_COMMAND_MASTER;
198*4882a593Smuzhiyun 	writew(cmd, base + PCIE_CMD_OFF);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	/*
201*4882a593Smuzhiyun 	 * Enable interrupt lines A-D.
202*4882a593Smuzhiyun 	 */
203*4882a593Smuzhiyun 	mask = readl(base + PCIE_MASK_OFF);
204*4882a593Smuzhiyun 	mask |= 0x0f000000;
205*4882a593Smuzhiyun 	writel(mask, base + PCIE_MASK_OFF);
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun 
orion_pcie_rd_conf(void __iomem * base,struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)208*4882a593Smuzhiyun int orion_pcie_rd_conf(void __iomem *base, struct pci_bus *bus,
209*4882a593Smuzhiyun 		       u32 devfn, int where, int size, u32 *val)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun 	writel(PCIE_CONF_BUS(bus->number) |
212*4882a593Smuzhiyun 		PCIE_CONF_DEV(PCI_SLOT(devfn)) |
213*4882a593Smuzhiyun 		PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
214*4882a593Smuzhiyun 		PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
215*4882a593Smuzhiyun 			base + PCIE_CONF_ADDR_OFF);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 	*val = readl(base + PCIE_CONF_DATA_OFF);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	if (size == 1)
220*4882a593Smuzhiyun 		*val = (*val >> (8 * (where & 3))) & 0xff;
221*4882a593Smuzhiyun 	else if (size == 2)
222*4882a593Smuzhiyun 		*val = (*val >> (8 * (where & 3))) & 0xffff;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
225*4882a593Smuzhiyun }
226*4882a593Smuzhiyun 
orion_pcie_rd_conf_tlp(void __iomem * base,struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)227*4882a593Smuzhiyun int orion_pcie_rd_conf_tlp(void __iomem *base, struct pci_bus *bus,
228*4882a593Smuzhiyun 			   u32 devfn, int where, int size, u32 *val)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	writel(PCIE_CONF_BUS(bus->number) |
231*4882a593Smuzhiyun 		PCIE_CONF_DEV(PCI_SLOT(devfn)) |
232*4882a593Smuzhiyun 		PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
233*4882a593Smuzhiyun 		PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
234*4882a593Smuzhiyun 			base + PCIE_CONF_ADDR_OFF);
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	*val = readl(base + PCIE_CONF_DATA_OFF);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (bus->number != orion_pcie_get_local_bus_nr(base) ||
239*4882a593Smuzhiyun 	    PCI_FUNC(devfn) != 0)
240*4882a593Smuzhiyun 		*val = readl(base + PCIE_HEADER_LOG_4_OFF);
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	if (size == 1)
243*4882a593Smuzhiyun 		*val = (*val >> (8 * (where & 3))) & 0xff;
244*4882a593Smuzhiyun 	else if (size == 2)
245*4882a593Smuzhiyun 		*val = (*val >> (8 * (where & 3))) & 0xffff;
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun 
orion_pcie_rd_conf_wa(void __iomem * wa_base,struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)250*4882a593Smuzhiyun int orion_pcie_rd_conf_wa(void __iomem *wa_base, struct pci_bus *bus,
251*4882a593Smuzhiyun 			  u32 devfn, int where, int size, u32 *val)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	*val = readl(wa_base + (PCIE_CONF_BUS(bus->number) |
254*4882a593Smuzhiyun 				PCIE_CONF_DEV(PCI_SLOT(devfn)) |
255*4882a593Smuzhiyun 				PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
256*4882a593Smuzhiyun 				PCIE_CONF_REG(where)));
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	if (size == 1)
259*4882a593Smuzhiyun 		*val = (*val >> (8 * (where & 3))) & 0xff;
260*4882a593Smuzhiyun 	else if (size == 2)
261*4882a593Smuzhiyun 		*val = (*val >> (8 * (where & 3))) & 0xffff;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return PCIBIOS_SUCCESSFUL;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
orion_pcie_wr_conf(void __iomem * base,struct pci_bus * bus,u32 devfn,int where,int size,u32 val)266*4882a593Smuzhiyun int orion_pcie_wr_conf(void __iomem *base, struct pci_bus *bus,
267*4882a593Smuzhiyun 		       u32 devfn, int where, int size, u32 val)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun 	int ret = PCIBIOS_SUCCESSFUL;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	writel(PCIE_CONF_BUS(bus->number) |
272*4882a593Smuzhiyun 		PCIE_CONF_DEV(PCI_SLOT(devfn)) |
273*4882a593Smuzhiyun 		PCIE_CONF_FUNC(PCI_FUNC(devfn)) |
274*4882a593Smuzhiyun 		PCIE_CONF_REG(where) | PCIE_CONF_ADDR_EN,
275*4882a593Smuzhiyun 			base + PCIE_CONF_ADDR_OFF);
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (size == 4) {
278*4882a593Smuzhiyun 		writel(val, base + PCIE_CONF_DATA_OFF);
279*4882a593Smuzhiyun 	} else if (size == 2) {
280*4882a593Smuzhiyun 		writew(val, base + PCIE_CONF_DATA_OFF + (where & 3));
281*4882a593Smuzhiyun 	} else if (size == 1) {
282*4882a593Smuzhiyun 		writeb(val, base + PCIE_CONF_DATA_OFF + (where & 3));
283*4882a593Smuzhiyun 	} else {
284*4882a593Smuzhiyun 		ret = PCIBIOS_BAD_REGISTER_NUMBER;
285*4882a593Smuzhiyun 	}
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return ret;
288*4882a593Smuzhiyun }
289