1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * arch/arm/plat-orion/gpio.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Marvell Orion SoC GPIO handling.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
7*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
8*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define DEBUG
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/irqdomain.h>
17*4882a593Smuzhiyun #include <linux/module.h>
18*4882a593Smuzhiyun #include <linux/spinlock.h>
19*4882a593Smuzhiyun #include <linux/bitops.h>
20*4882a593Smuzhiyun #include <linux/io.h>
21*4882a593Smuzhiyun #include <linux/gpio.h>
22*4882a593Smuzhiyun #include <linux/leds.h>
23*4882a593Smuzhiyun #include <linux/of.h>
24*4882a593Smuzhiyun #include <linux/of_irq.h>
25*4882a593Smuzhiyun #include <linux/of_address.h>
26*4882a593Smuzhiyun #include <plat/orion-gpio.h>
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun /*
29*4882a593Smuzhiyun * GPIO unit register offsets.
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun #define GPIO_OUT_OFF 0x0000
32*4882a593Smuzhiyun #define GPIO_IO_CONF_OFF 0x0004
33*4882a593Smuzhiyun #define GPIO_BLINK_EN_OFF 0x0008
34*4882a593Smuzhiyun #define GPIO_IN_POL_OFF 0x000c
35*4882a593Smuzhiyun #define GPIO_DATA_IN_OFF 0x0010
36*4882a593Smuzhiyun #define GPIO_EDGE_CAUSE_OFF 0x0014
37*4882a593Smuzhiyun #define GPIO_EDGE_MASK_OFF 0x0018
38*4882a593Smuzhiyun #define GPIO_LEVEL_MASK_OFF 0x001c
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun struct orion_gpio_chip {
41*4882a593Smuzhiyun struct gpio_chip chip;
42*4882a593Smuzhiyun spinlock_t lock;
43*4882a593Smuzhiyun void __iomem *base;
44*4882a593Smuzhiyun unsigned long valid_input;
45*4882a593Smuzhiyun unsigned long valid_output;
46*4882a593Smuzhiyun int mask_offset;
47*4882a593Smuzhiyun int secondary_irq_base;
48*4882a593Smuzhiyun struct irq_domain *domain;
49*4882a593Smuzhiyun };
50*4882a593Smuzhiyun
GPIO_OUT(struct orion_gpio_chip * ochip)51*4882a593Smuzhiyun static void __iomem *GPIO_OUT(struct orion_gpio_chip *ochip)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun return ochip->base + GPIO_OUT_OFF;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
GPIO_IO_CONF(struct orion_gpio_chip * ochip)56*4882a593Smuzhiyun static void __iomem *GPIO_IO_CONF(struct orion_gpio_chip *ochip)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun return ochip->base + GPIO_IO_CONF_OFF;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
GPIO_BLINK_EN(struct orion_gpio_chip * ochip)61*4882a593Smuzhiyun static void __iomem *GPIO_BLINK_EN(struct orion_gpio_chip *ochip)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun return ochip->base + GPIO_BLINK_EN_OFF;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
GPIO_IN_POL(struct orion_gpio_chip * ochip)66*4882a593Smuzhiyun static void __iomem *GPIO_IN_POL(struct orion_gpio_chip *ochip)
67*4882a593Smuzhiyun {
68*4882a593Smuzhiyun return ochip->base + GPIO_IN_POL_OFF;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
GPIO_DATA_IN(struct orion_gpio_chip * ochip)71*4882a593Smuzhiyun static void __iomem *GPIO_DATA_IN(struct orion_gpio_chip *ochip)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun return ochip->base + GPIO_DATA_IN_OFF;
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
GPIO_EDGE_CAUSE(struct orion_gpio_chip * ochip)76*4882a593Smuzhiyun static void __iomem *GPIO_EDGE_CAUSE(struct orion_gpio_chip *ochip)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun return ochip->base + GPIO_EDGE_CAUSE_OFF;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun
GPIO_EDGE_MASK(struct orion_gpio_chip * ochip)81*4882a593Smuzhiyun static void __iomem *GPIO_EDGE_MASK(struct orion_gpio_chip *ochip)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun return ochip->base + ochip->mask_offset + GPIO_EDGE_MASK_OFF;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
GPIO_LEVEL_MASK(struct orion_gpio_chip * ochip)86*4882a593Smuzhiyun static void __iomem *GPIO_LEVEL_MASK(struct orion_gpio_chip *ochip)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun return ochip->base + ochip->mask_offset + GPIO_LEVEL_MASK_OFF;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun static struct orion_gpio_chip orion_gpio_chips[2];
93*4882a593Smuzhiyun static int orion_gpio_chip_count;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun static inline void
__set_direction(struct orion_gpio_chip * ochip,unsigned pin,int input)96*4882a593Smuzhiyun __set_direction(struct orion_gpio_chip *ochip, unsigned pin, int input)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun u32 u;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun u = readl(GPIO_IO_CONF(ochip));
101*4882a593Smuzhiyun if (input)
102*4882a593Smuzhiyun u |= 1 << pin;
103*4882a593Smuzhiyun else
104*4882a593Smuzhiyun u &= ~(1 << pin);
105*4882a593Smuzhiyun writel(u, GPIO_IO_CONF(ochip));
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
__set_level(struct orion_gpio_chip * ochip,unsigned pin,int high)108*4882a593Smuzhiyun static void __set_level(struct orion_gpio_chip *ochip, unsigned pin, int high)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun u32 u;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun u = readl(GPIO_OUT(ochip));
113*4882a593Smuzhiyun if (high)
114*4882a593Smuzhiyun u |= 1 << pin;
115*4882a593Smuzhiyun else
116*4882a593Smuzhiyun u &= ~(1 << pin);
117*4882a593Smuzhiyun writel(u, GPIO_OUT(ochip));
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static inline void
__set_blinking(struct orion_gpio_chip * ochip,unsigned pin,int blink)121*4882a593Smuzhiyun __set_blinking(struct orion_gpio_chip *ochip, unsigned pin, int blink)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun u32 u;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun u = readl(GPIO_BLINK_EN(ochip));
126*4882a593Smuzhiyun if (blink)
127*4882a593Smuzhiyun u |= 1 << pin;
128*4882a593Smuzhiyun else
129*4882a593Smuzhiyun u &= ~(1 << pin);
130*4882a593Smuzhiyun writel(u, GPIO_BLINK_EN(ochip));
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun static inline int
orion_gpio_is_valid(struct orion_gpio_chip * ochip,unsigned pin,int mode)134*4882a593Smuzhiyun orion_gpio_is_valid(struct orion_gpio_chip *ochip, unsigned pin, int mode)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun if (pin >= ochip->chip.ngpio)
137*4882a593Smuzhiyun goto err_out;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun if ((mode & GPIO_INPUT_OK) && !test_bit(pin, &ochip->valid_input))
140*4882a593Smuzhiyun goto err_out;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun if ((mode & GPIO_OUTPUT_OK) && !test_bit(pin, &ochip->valid_output))
143*4882a593Smuzhiyun goto err_out;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 1;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun err_out:
148*4882a593Smuzhiyun pr_debug("%s: invalid GPIO %d\n", __func__, pin);
149*4882a593Smuzhiyun return false;
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * GPIO primitives.
154*4882a593Smuzhiyun */
orion_gpio_request(struct gpio_chip * chip,unsigned pin)155*4882a593Smuzhiyun static int orion_gpio_request(struct gpio_chip *chip, unsigned pin)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gpiochip_get_data(chip);
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun if (orion_gpio_is_valid(ochip, pin, GPIO_INPUT_OK) ||
160*4882a593Smuzhiyun orion_gpio_is_valid(ochip, pin, GPIO_OUTPUT_OK))
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return -EINVAL;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
orion_gpio_direction_input(struct gpio_chip * chip,unsigned pin)166*4882a593Smuzhiyun static int orion_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gpiochip_get_data(chip);
169*4882a593Smuzhiyun unsigned long flags;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun if (!orion_gpio_is_valid(ochip, pin, GPIO_INPUT_OK))
172*4882a593Smuzhiyun return -EINVAL;
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun spin_lock_irqsave(&ochip->lock, flags);
175*4882a593Smuzhiyun __set_direction(ochip, pin, 1);
176*4882a593Smuzhiyun spin_unlock_irqrestore(&ochip->lock, flags);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun return 0;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
orion_gpio_get(struct gpio_chip * chip,unsigned pin)181*4882a593Smuzhiyun static int orion_gpio_get(struct gpio_chip *chip, unsigned pin)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gpiochip_get_data(chip);
184*4882a593Smuzhiyun int val;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun if (readl(GPIO_IO_CONF(ochip)) & (1 << pin)) {
187*4882a593Smuzhiyun val = readl(GPIO_DATA_IN(ochip)) ^ readl(GPIO_IN_POL(ochip));
188*4882a593Smuzhiyun } else {
189*4882a593Smuzhiyun val = readl(GPIO_OUT(ochip));
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return (val >> pin) & 1;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun static int
orion_gpio_direction_output(struct gpio_chip * chip,unsigned pin,int value)196*4882a593Smuzhiyun orion_gpio_direction_output(struct gpio_chip *chip, unsigned pin, int value)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gpiochip_get_data(chip);
199*4882a593Smuzhiyun unsigned long flags;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun if (!orion_gpio_is_valid(ochip, pin, GPIO_OUTPUT_OK))
202*4882a593Smuzhiyun return -EINVAL;
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun spin_lock_irqsave(&ochip->lock, flags);
205*4882a593Smuzhiyun __set_blinking(ochip, pin, 0);
206*4882a593Smuzhiyun __set_level(ochip, pin, value);
207*4882a593Smuzhiyun __set_direction(ochip, pin, 0);
208*4882a593Smuzhiyun spin_unlock_irqrestore(&ochip->lock, flags);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
orion_gpio_set(struct gpio_chip * chip,unsigned pin,int value)213*4882a593Smuzhiyun static void orion_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gpiochip_get_data(chip);
216*4882a593Smuzhiyun unsigned long flags;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun spin_lock_irqsave(&ochip->lock, flags);
219*4882a593Smuzhiyun __set_level(ochip, pin, value);
220*4882a593Smuzhiyun spin_unlock_irqrestore(&ochip->lock, flags);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
orion_gpio_to_irq(struct gpio_chip * chip,unsigned pin)223*4882a593Smuzhiyun static int orion_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gpiochip_get_data(chip);
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun return irq_create_mapping(ochip->domain,
228*4882a593Smuzhiyun ochip->secondary_irq_base + pin);
229*4882a593Smuzhiyun }
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /*
232*4882a593Smuzhiyun * Orion-specific GPIO API extensions.
233*4882a593Smuzhiyun */
orion_gpio_chip_find(int pin)234*4882a593Smuzhiyun static struct orion_gpio_chip *orion_gpio_chip_find(int pin)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun int i;
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun for (i = 0; i < orion_gpio_chip_count; i++) {
239*4882a593Smuzhiyun struct orion_gpio_chip *ochip = orion_gpio_chips + i;
240*4882a593Smuzhiyun struct gpio_chip *chip = &ochip->chip;
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (pin >= chip->base && pin < chip->base + chip->ngpio)
243*4882a593Smuzhiyun return ochip;
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return NULL;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
orion_gpio_set_unused(unsigned pin)249*4882a593Smuzhiyun void __init orion_gpio_set_unused(unsigned pin)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun struct orion_gpio_chip *ochip = orion_gpio_chip_find(pin);
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun if (ochip == NULL)
254*4882a593Smuzhiyun return;
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun pin -= ochip->chip.base;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Configure as output, drive low. */
259*4882a593Smuzhiyun __set_level(ochip, pin, 0);
260*4882a593Smuzhiyun __set_direction(ochip, pin, 0);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
orion_gpio_set_valid(unsigned pin,int mode)263*4882a593Smuzhiyun void __init orion_gpio_set_valid(unsigned pin, int mode)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun struct orion_gpio_chip *ochip = orion_gpio_chip_find(pin);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (ochip == NULL)
268*4882a593Smuzhiyun return;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun pin -= ochip->chip.base;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun if (mode == 1)
273*4882a593Smuzhiyun mode = GPIO_INPUT_OK | GPIO_OUTPUT_OK;
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun if (mode & GPIO_INPUT_OK)
276*4882a593Smuzhiyun __set_bit(pin, &ochip->valid_input);
277*4882a593Smuzhiyun else
278*4882a593Smuzhiyun __clear_bit(pin, &ochip->valid_input);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun if (mode & GPIO_OUTPUT_OK)
281*4882a593Smuzhiyun __set_bit(pin, &ochip->valid_output);
282*4882a593Smuzhiyun else
283*4882a593Smuzhiyun __clear_bit(pin, &ochip->valid_output);
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun
orion_gpio_set_blink(unsigned pin,int blink)286*4882a593Smuzhiyun void orion_gpio_set_blink(unsigned pin, int blink)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun struct orion_gpio_chip *ochip = orion_gpio_chip_find(pin);
289*4882a593Smuzhiyun unsigned long flags;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun if (ochip == NULL)
292*4882a593Smuzhiyun return;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun spin_lock_irqsave(&ochip->lock, flags);
295*4882a593Smuzhiyun __set_level(ochip, pin & 31, 0);
296*4882a593Smuzhiyun __set_blinking(ochip, pin & 31, blink);
297*4882a593Smuzhiyun spin_unlock_irqrestore(&ochip->lock, flags);
298*4882a593Smuzhiyun }
299*4882a593Smuzhiyun EXPORT_SYMBOL(orion_gpio_set_blink);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun #define ORION_BLINK_HALF_PERIOD 100 /* ms */
302*4882a593Smuzhiyun
orion_gpio_led_blink_set(struct gpio_desc * desc,int state,unsigned long * delay_on,unsigned long * delay_off)303*4882a593Smuzhiyun int orion_gpio_led_blink_set(struct gpio_desc *desc, int state,
304*4882a593Smuzhiyun unsigned long *delay_on, unsigned long *delay_off)
305*4882a593Smuzhiyun {
306*4882a593Smuzhiyun unsigned gpio = desc_to_gpio(desc);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (delay_on && delay_off && !*delay_on && !*delay_off)
309*4882a593Smuzhiyun *delay_on = *delay_off = ORION_BLINK_HALF_PERIOD;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun switch (state) {
312*4882a593Smuzhiyun case GPIO_LED_NO_BLINK_LOW:
313*4882a593Smuzhiyun case GPIO_LED_NO_BLINK_HIGH:
314*4882a593Smuzhiyun orion_gpio_set_blink(gpio, 0);
315*4882a593Smuzhiyun gpio_set_value(gpio, state);
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun case GPIO_LED_BLINK:
318*4882a593Smuzhiyun orion_gpio_set_blink(gpio, 1);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun return 0;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(orion_gpio_led_blink_set);
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /*****************************************************************************
326*4882a593Smuzhiyun * Orion GPIO IRQ
327*4882a593Smuzhiyun *
328*4882a593Smuzhiyun * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
329*4882a593Smuzhiyun * value of the line or the opposite value.
330*4882a593Smuzhiyun *
331*4882a593Smuzhiyun * Level IRQ handlers: DATA_IN is used directly as cause register.
332*4882a593Smuzhiyun * Interrupt are masked by LEVEL_MASK registers.
333*4882a593Smuzhiyun * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
334*4882a593Smuzhiyun * Interrupt are masked by EDGE_MASK registers.
335*4882a593Smuzhiyun * Both-edge handlers: Similar to regular Edge handlers, but also swaps
336*4882a593Smuzhiyun * the polarity to catch the next line transaction.
337*4882a593Smuzhiyun * This is a race condition that might not perfectly
338*4882a593Smuzhiyun * work on some use cases.
339*4882a593Smuzhiyun *
340*4882a593Smuzhiyun * Every eight GPIO lines are grouped (OR'ed) before going up to main
341*4882a593Smuzhiyun * cause register.
342*4882a593Smuzhiyun *
343*4882a593Smuzhiyun * EDGE cause mask
344*4882a593Smuzhiyun * data-in /--------| |-----| |----\
345*4882a593Smuzhiyun * -----| |----- ---- to main cause reg
346*4882a593Smuzhiyun * X \----------------| |----/
347*4882a593Smuzhiyun * polarity LEVEL mask
348*4882a593Smuzhiyun *
349*4882a593Smuzhiyun ****************************************************************************/
350*4882a593Smuzhiyun
gpio_irq_set_type(struct irq_data * d,u32 type)351*4882a593Smuzhiyun static int gpio_irq_set_type(struct irq_data *d, u32 type)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
354*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
355*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gc->private;
356*4882a593Smuzhiyun int pin;
357*4882a593Smuzhiyun u32 u;
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun pin = d->hwirq - ochip->secondary_irq_base;
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun u = readl(GPIO_IO_CONF(ochip)) & (1 << pin);
362*4882a593Smuzhiyun if (!u) {
363*4882a593Smuzhiyun return -EINVAL;
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun type &= IRQ_TYPE_SENSE_MASK;
367*4882a593Smuzhiyun if (type == IRQ_TYPE_NONE)
368*4882a593Smuzhiyun return -EINVAL;
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /* Check if we need to change chip and handler */
371*4882a593Smuzhiyun if (!(ct->type & type))
372*4882a593Smuzhiyun if (irq_setup_alt_chip(d, type))
373*4882a593Smuzhiyun return -EINVAL;
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /*
376*4882a593Smuzhiyun * Configure interrupt polarity.
377*4882a593Smuzhiyun */
378*4882a593Smuzhiyun if (type == IRQ_TYPE_EDGE_RISING || type == IRQ_TYPE_LEVEL_HIGH) {
379*4882a593Smuzhiyun u = readl(GPIO_IN_POL(ochip));
380*4882a593Smuzhiyun u &= ~(1 << pin);
381*4882a593Smuzhiyun writel(u, GPIO_IN_POL(ochip));
382*4882a593Smuzhiyun } else if (type == IRQ_TYPE_EDGE_FALLING || type == IRQ_TYPE_LEVEL_LOW) {
383*4882a593Smuzhiyun u = readl(GPIO_IN_POL(ochip));
384*4882a593Smuzhiyun u |= 1 << pin;
385*4882a593Smuzhiyun writel(u, GPIO_IN_POL(ochip));
386*4882a593Smuzhiyun } else if (type == IRQ_TYPE_EDGE_BOTH) {
387*4882a593Smuzhiyun u32 v;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun v = readl(GPIO_IN_POL(ochip)) ^ readl(GPIO_DATA_IN(ochip));
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /*
392*4882a593Smuzhiyun * set initial polarity based on current input level
393*4882a593Smuzhiyun */
394*4882a593Smuzhiyun u = readl(GPIO_IN_POL(ochip));
395*4882a593Smuzhiyun if (v & (1 << pin))
396*4882a593Smuzhiyun u |= 1 << pin; /* falling */
397*4882a593Smuzhiyun else
398*4882a593Smuzhiyun u &= ~(1 << pin); /* rising */
399*4882a593Smuzhiyun writel(u, GPIO_IN_POL(ochip));
400*4882a593Smuzhiyun }
401*4882a593Smuzhiyun return 0;
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
gpio_irq_handler(struct irq_desc * desc)404*4882a593Smuzhiyun static void gpio_irq_handler(struct irq_desc *desc)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun struct orion_gpio_chip *ochip = irq_desc_get_handler_data(desc);
407*4882a593Smuzhiyun u32 cause, type;
408*4882a593Smuzhiyun int i;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (ochip == NULL)
411*4882a593Smuzhiyun return;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun cause = readl(GPIO_DATA_IN(ochip)) & readl(GPIO_LEVEL_MASK(ochip));
414*4882a593Smuzhiyun cause |= readl(GPIO_EDGE_CAUSE(ochip)) & readl(GPIO_EDGE_MASK(ochip));
415*4882a593Smuzhiyun
416*4882a593Smuzhiyun for (i = 0; i < ochip->chip.ngpio; i++) {
417*4882a593Smuzhiyun int irq;
418*4882a593Smuzhiyun
419*4882a593Smuzhiyun irq = ochip->secondary_irq_base + i;
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun if (!(cause & (1 << i)))
422*4882a593Smuzhiyun continue;
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun type = irq_get_trigger_type(irq);
425*4882a593Smuzhiyun if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
426*4882a593Smuzhiyun /* Swap polarity (race with GPIO line) */
427*4882a593Smuzhiyun u32 polarity;
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun polarity = readl(GPIO_IN_POL(ochip));
430*4882a593Smuzhiyun polarity ^= 1 << i;
431*4882a593Smuzhiyun writel(polarity, GPIO_IN_POL(ochip));
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun generic_handle_irq(irq);
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun #ifdef CONFIG_DEBUG_FS
438*4882a593Smuzhiyun #include <linux/seq_file.h>
439*4882a593Smuzhiyun
orion_gpio_dbg_show(struct seq_file * s,struct gpio_chip * chip)440*4882a593Smuzhiyun static void orion_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun struct orion_gpio_chip *ochip = gpiochip_get_data(chip);
444*4882a593Smuzhiyun u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
445*4882a593Smuzhiyun const char *label;
446*4882a593Smuzhiyun int i;
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun out = readl_relaxed(GPIO_OUT(ochip));
449*4882a593Smuzhiyun io_conf = readl_relaxed(GPIO_IO_CONF(ochip));
450*4882a593Smuzhiyun blink = readl_relaxed(GPIO_BLINK_EN(ochip));
451*4882a593Smuzhiyun in_pol = readl_relaxed(GPIO_IN_POL(ochip));
452*4882a593Smuzhiyun data_in = readl_relaxed(GPIO_DATA_IN(ochip));
453*4882a593Smuzhiyun cause = readl_relaxed(GPIO_EDGE_CAUSE(ochip));
454*4882a593Smuzhiyun edg_msk = readl_relaxed(GPIO_EDGE_MASK(ochip));
455*4882a593Smuzhiyun lvl_msk = readl_relaxed(GPIO_LEVEL_MASK(ochip));
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun for_each_requested_gpio(chip, i, label) {
458*4882a593Smuzhiyun u32 msk;
459*4882a593Smuzhiyun bool is_out;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun msk = 1 << i;
462*4882a593Smuzhiyun is_out = !(io_conf & msk);
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun if (is_out) {
467*4882a593Smuzhiyun seq_printf(s, " out %s %s\n",
468*4882a593Smuzhiyun out & msk ? "hi" : "lo",
469*4882a593Smuzhiyun blink & msk ? "(blink )" : "");
470*4882a593Smuzhiyun continue;
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun
473*4882a593Smuzhiyun seq_printf(s, " in %s (act %s) - IRQ",
474*4882a593Smuzhiyun (data_in ^ in_pol) & msk ? "hi" : "lo",
475*4882a593Smuzhiyun in_pol & msk ? "lo" : "hi");
476*4882a593Smuzhiyun if (!((edg_msk | lvl_msk) & msk)) {
477*4882a593Smuzhiyun seq_puts(s, " disabled\n");
478*4882a593Smuzhiyun continue;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun if (edg_msk & msk)
481*4882a593Smuzhiyun seq_puts(s, " edge ");
482*4882a593Smuzhiyun if (lvl_msk & msk)
483*4882a593Smuzhiyun seq_puts(s, " level");
484*4882a593Smuzhiyun seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
485*4882a593Smuzhiyun }
486*4882a593Smuzhiyun }
487*4882a593Smuzhiyun #else
488*4882a593Smuzhiyun #define orion_gpio_dbg_show NULL
489*4882a593Smuzhiyun #endif
490*4882a593Smuzhiyun
orion_gpio_unmask_irq(struct irq_data * d)491*4882a593Smuzhiyun static void orion_gpio_unmask_irq(struct irq_data *d)
492*4882a593Smuzhiyun {
493*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
494*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
495*4882a593Smuzhiyun u32 reg_val;
496*4882a593Smuzhiyun u32 mask = d->mask;
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun irq_gc_lock(gc);
499*4882a593Smuzhiyun reg_val = irq_reg_readl(gc, ct->regs.mask);
500*4882a593Smuzhiyun reg_val |= mask;
501*4882a593Smuzhiyun irq_reg_writel(gc, reg_val, ct->regs.mask);
502*4882a593Smuzhiyun irq_gc_unlock(gc);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
orion_gpio_mask_irq(struct irq_data * d)505*4882a593Smuzhiyun static void orion_gpio_mask_irq(struct irq_data *d)
506*4882a593Smuzhiyun {
507*4882a593Smuzhiyun struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
508*4882a593Smuzhiyun struct irq_chip_type *ct = irq_data_get_chip_type(d);
509*4882a593Smuzhiyun u32 mask = d->mask;
510*4882a593Smuzhiyun u32 reg_val;
511*4882a593Smuzhiyun
512*4882a593Smuzhiyun irq_gc_lock(gc);
513*4882a593Smuzhiyun reg_val = irq_reg_readl(gc, ct->regs.mask);
514*4882a593Smuzhiyun reg_val &= ~mask;
515*4882a593Smuzhiyun irq_reg_writel(gc, reg_val, ct->regs.mask);
516*4882a593Smuzhiyun irq_gc_unlock(gc);
517*4882a593Smuzhiyun }
518*4882a593Smuzhiyun
orion_gpio_init(struct device_node * np,int gpio_base,int ngpio,void __iomem * base,int mask_offset,int secondary_irq_base,int irqs[4])519*4882a593Smuzhiyun void __init orion_gpio_init(struct device_node *np,
520*4882a593Smuzhiyun int gpio_base, int ngpio,
521*4882a593Smuzhiyun void __iomem *base, int mask_offset,
522*4882a593Smuzhiyun int secondary_irq_base,
523*4882a593Smuzhiyun int irqs[4])
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun struct orion_gpio_chip *ochip;
526*4882a593Smuzhiyun struct irq_chip_generic *gc;
527*4882a593Smuzhiyun struct irq_chip_type *ct;
528*4882a593Smuzhiyun char gc_label[16];
529*4882a593Smuzhiyun int i;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun if (orion_gpio_chip_count == ARRAY_SIZE(orion_gpio_chips))
532*4882a593Smuzhiyun return;
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun snprintf(gc_label, sizeof(gc_label), "orion_gpio%d",
535*4882a593Smuzhiyun orion_gpio_chip_count);
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun ochip = orion_gpio_chips + orion_gpio_chip_count;
538*4882a593Smuzhiyun ochip->chip.label = kstrdup(gc_label, GFP_KERNEL);
539*4882a593Smuzhiyun ochip->chip.request = orion_gpio_request;
540*4882a593Smuzhiyun ochip->chip.direction_input = orion_gpio_direction_input;
541*4882a593Smuzhiyun ochip->chip.get = orion_gpio_get;
542*4882a593Smuzhiyun ochip->chip.direction_output = orion_gpio_direction_output;
543*4882a593Smuzhiyun ochip->chip.set = orion_gpio_set;
544*4882a593Smuzhiyun ochip->chip.to_irq = orion_gpio_to_irq;
545*4882a593Smuzhiyun ochip->chip.base = gpio_base;
546*4882a593Smuzhiyun ochip->chip.ngpio = ngpio;
547*4882a593Smuzhiyun ochip->chip.can_sleep = 0;
548*4882a593Smuzhiyun #ifdef CONFIG_OF
549*4882a593Smuzhiyun ochip->chip.of_node = np;
550*4882a593Smuzhiyun #endif
551*4882a593Smuzhiyun ochip->chip.dbg_show = orion_gpio_dbg_show;
552*4882a593Smuzhiyun
553*4882a593Smuzhiyun spin_lock_init(&ochip->lock);
554*4882a593Smuzhiyun ochip->base = (void __iomem *)base;
555*4882a593Smuzhiyun ochip->valid_input = 0;
556*4882a593Smuzhiyun ochip->valid_output = 0;
557*4882a593Smuzhiyun ochip->mask_offset = mask_offset;
558*4882a593Smuzhiyun ochip->secondary_irq_base = secondary_irq_base;
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun gpiochip_add_data(&ochip->chip, ochip);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /*
563*4882a593Smuzhiyun * Mask and clear GPIO interrupts.
564*4882a593Smuzhiyun */
565*4882a593Smuzhiyun writel(0, GPIO_EDGE_CAUSE(ochip));
566*4882a593Smuzhiyun writel(0, GPIO_EDGE_MASK(ochip));
567*4882a593Smuzhiyun writel(0, GPIO_LEVEL_MASK(ochip));
568*4882a593Smuzhiyun
569*4882a593Smuzhiyun /* Setup the interrupt handlers. Each chip can have up to 4
570*4882a593Smuzhiyun * interrupt handlers, with each handler dealing with 8 GPIO
571*4882a593Smuzhiyun * pins. */
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
574*4882a593Smuzhiyun if (irqs[i]) {
575*4882a593Smuzhiyun irq_set_chained_handler_and_data(irqs[i],
576*4882a593Smuzhiyun gpio_irq_handler,
577*4882a593Smuzhiyun ochip);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
581*4882a593Smuzhiyun gc = irq_alloc_generic_chip("orion_gpio_irq", 2,
582*4882a593Smuzhiyun secondary_irq_base,
583*4882a593Smuzhiyun ochip->base, handle_level_irq);
584*4882a593Smuzhiyun gc->private = ochip;
585*4882a593Smuzhiyun ct = gc->chip_types;
586*4882a593Smuzhiyun ct->regs.mask = ochip->mask_offset + GPIO_LEVEL_MASK_OFF;
587*4882a593Smuzhiyun ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
588*4882a593Smuzhiyun ct->chip.irq_mask = orion_gpio_mask_irq;
589*4882a593Smuzhiyun ct->chip.irq_unmask = orion_gpio_unmask_irq;
590*4882a593Smuzhiyun ct->chip.irq_set_type = gpio_irq_set_type;
591*4882a593Smuzhiyun ct->chip.name = ochip->chip.label;
592*4882a593Smuzhiyun
593*4882a593Smuzhiyun ct++;
594*4882a593Smuzhiyun ct->regs.mask = ochip->mask_offset + GPIO_EDGE_MASK_OFF;
595*4882a593Smuzhiyun ct->regs.ack = GPIO_EDGE_CAUSE_OFF;
596*4882a593Smuzhiyun ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
597*4882a593Smuzhiyun ct->chip.irq_ack = irq_gc_ack_clr_bit;
598*4882a593Smuzhiyun ct->chip.irq_mask = orion_gpio_mask_irq;
599*4882a593Smuzhiyun ct->chip.irq_unmask = orion_gpio_unmask_irq;
600*4882a593Smuzhiyun ct->chip.irq_set_type = gpio_irq_set_type;
601*4882a593Smuzhiyun ct->handler = handle_edge_irq;
602*4882a593Smuzhiyun ct->chip.name = ochip->chip.label;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun irq_setup_generic_chip(gc, IRQ_MSK(ngpio), IRQ_GC_INIT_MASK_CACHE,
605*4882a593Smuzhiyun IRQ_NOREQUEST, IRQ_LEVEL | IRQ_NOPROBE);
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun /* Setup irq domain on top of the generic chip. */
608*4882a593Smuzhiyun ochip->domain = irq_domain_add_legacy(np,
609*4882a593Smuzhiyun ochip->chip.ngpio,
610*4882a593Smuzhiyun ochip->secondary_irq_base,
611*4882a593Smuzhiyun ochip->secondary_irq_base,
612*4882a593Smuzhiyun &irq_domain_simple_ops,
613*4882a593Smuzhiyun ochip);
614*4882a593Smuzhiyun if (!ochip->domain)
615*4882a593Smuzhiyun panic("%s: couldn't allocate irq domain (DT).\n",
616*4882a593Smuzhiyun ochip->chip.label);
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun orion_gpio_chip_count++;
619*4882a593Smuzhiyun }
620