xref: /OK3568_Linux_fs/kernel/arch/arm/plat-omap/dma.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/arm/plat-omap/dma.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2003 - 2008 Nokia Corporation
6*4882a593Smuzhiyun  * Author: Juha Yrjölä <juha.yrjola@nokia.com>
7*4882a593Smuzhiyun  * DMA channel linking for 1610 by Samuel Ortiz <samuel.ortiz@nokia.com>
8*4882a593Smuzhiyun  * Graphics DMA and LCD DMA graphics tranformations
9*4882a593Smuzhiyun  * by Imre Deak <imre.deak@nokia.com>
10*4882a593Smuzhiyun  * OMAP2/3 support Copyright (C) 2004-2007 Texas Instruments, Inc.
11*4882a593Smuzhiyun  * Merged to support both OMAP1 and OMAP2 by Tony Lindgren <tony@atomide.com>
12*4882a593Smuzhiyun  * Some functions based on earlier dma-omap.c Copyright (C) 2001 RidgeRun, Inc.
13*4882a593Smuzhiyun  *
14*4882a593Smuzhiyun  * Copyright (C) 2009 Texas Instruments
15*4882a593Smuzhiyun  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  * Support functions for the OMAP internal DMA channels.
18*4882a593Smuzhiyun  *
19*4882a593Smuzhiyun  * Copyright (C) 2010 Texas Instruments Incorporated - https://www.ti.com/
20*4882a593Smuzhiyun  * Converted DMA library into DMA platform driver.
21*4882a593Smuzhiyun  *	- G, Manjunath Kondaiah <manjugk@ti.com>
22*4882a593Smuzhiyun  */
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #include <linux/module.h>
25*4882a593Smuzhiyun #include <linux/init.h>
26*4882a593Smuzhiyun #include <linux/sched.h>
27*4882a593Smuzhiyun #include <linux/spinlock.h>
28*4882a593Smuzhiyun #include <linux/errno.h>
29*4882a593Smuzhiyun #include <linux/interrupt.h>
30*4882a593Smuzhiyun #include <linux/irq.h>
31*4882a593Smuzhiyun #include <linux/io.h>
32*4882a593Smuzhiyun #include <linux/slab.h>
33*4882a593Smuzhiyun #include <linux/delay.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <linux/omap-dma.h>
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP1
38*4882a593Smuzhiyun #include <mach/soc.h>
39*4882a593Smuzhiyun #endif
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun  * MAX_LOGICAL_DMA_CH_COUNT: the maximum number of logical DMA
43*4882a593Smuzhiyun  * channels that an instance of the SDMA IP block can support.  Used
44*4882a593Smuzhiyun  * to size arrays.  (The actual maximum on a particular SoC may be less
45*4882a593Smuzhiyun  * than this -- for example, OMAP1 SDMA instances only support 17 logical
46*4882a593Smuzhiyun  * DMA channels.)
47*4882a593Smuzhiyun  */
48*4882a593Smuzhiyun #define MAX_LOGICAL_DMA_CH_COUNT		32
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #undef DEBUG
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #ifndef CONFIG_ARCH_OMAP1
53*4882a593Smuzhiyun enum { DMA_CH_ALLOC_DONE, DMA_CH_PARAMS_SET_DONE, DMA_CH_STARTED,
54*4882a593Smuzhiyun 	DMA_CH_QUEUED, DMA_CH_NOTSTARTED, DMA_CH_PAUSED, DMA_CH_LINK_ENABLED
55*4882a593Smuzhiyun };
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun enum { DMA_CHAIN_STARTED, DMA_CHAIN_NOTSTARTED };
58*4882a593Smuzhiyun #endif
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun #define OMAP_DMA_ACTIVE			0x01
61*4882a593Smuzhiyun #define OMAP2_DMA_CSR_CLEAR_MASK	0xffffffff
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun #define OMAP_FUNC_MUX_ARM_BASE		(0xfffe1000 + 0xec)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static struct omap_system_dma_plat_info *p;
66*4882a593Smuzhiyun static struct omap_dma_dev_attr *d;
67*4882a593Smuzhiyun static void omap_clear_dma(int lch);
68*4882a593Smuzhiyun static int enable_1510_mode;
69*4882a593Smuzhiyun static u32 errata;
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun struct dma_link_info {
72*4882a593Smuzhiyun 	int *linked_dmach_q;
73*4882a593Smuzhiyun 	int no_of_lchs_linked;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	int q_count;
76*4882a593Smuzhiyun 	int q_tail;
77*4882a593Smuzhiyun 	int q_head;
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	int chain_state;
80*4882a593Smuzhiyun 	int chain_mode;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static int dma_lch_count;
85*4882a593Smuzhiyun static int dma_chan_count;
86*4882a593Smuzhiyun static int omap_dma_reserve_channels;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun static spinlock_t dma_chan_lock;
89*4882a593Smuzhiyun static struct omap_dma_lch *dma_chan;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static inline void disable_lnk(int lch);
92*4882a593Smuzhiyun static void omap_disable_channel_irq(int lch);
93*4882a593Smuzhiyun static inline void omap_enable_channel_irq(int lch);
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP15XX
96*4882a593Smuzhiyun /* Returns 1 if the DMA module is in OMAP1510-compatible mode, 0 otherwise */
omap_dma_in_1510_mode(void)97*4882a593Smuzhiyun static int omap_dma_in_1510_mode(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	return enable_1510_mode;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun #else
102*4882a593Smuzhiyun #define omap_dma_in_1510_mode()		0
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP1
set_gdma_dev(int req,int dev)106*4882a593Smuzhiyun static inline void set_gdma_dev(int req, int dev)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun 	u32 reg = OMAP_FUNC_MUX_ARM_BASE + ((req - 1) / 5) * 4;
109*4882a593Smuzhiyun 	int shift = ((req - 1) % 5) * 6;
110*4882a593Smuzhiyun 	u32 l;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	l = omap_readl(reg);
113*4882a593Smuzhiyun 	l &= ~(0x3f << shift);
114*4882a593Smuzhiyun 	l |= (dev - 1) << shift;
115*4882a593Smuzhiyun 	omap_writel(l, reg);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun #else
118*4882a593Smuzhiyun #define set_gdma_dev(req, dev)	do {} while (0)
119*4882a593Smuzhiyun #define omap_readl(reg)		0
120*4882a593Smuzhiyun #define omap_writel(val, reg)	do {} while (0)
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP1
omap_set_dma_priority(int lch,int dst_port,int priority)124*4882a593Smuzhiyun void omap_set_dma_priority(int lch, int dst_port, int priority)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun 	unsigned long reg;
127*4882a593Smuzhiyun 	u32 l;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (dma_omap1()) {
130*4882a593Smuzhiyun 		switch (dst_port) {
131*4882a593Smuzhiyun 		case OMAP_DMA_PORT_OCP_T1:	/* FFFECC00 */
132*4882a593Smuzhiyun 			reg = OMAP_TC_OCPT1_PRIOR;
133*4882a593Smuzhiyun 			break;
134*4882a593Smuzhiyun 		case OMAP_DMA_PORT_OCP_T2:	/* FFFECCD0 */
135*4882a593Smuzhiyun 			reg = OMAP_TC_OCPT2_PRIOR;
136*4882a593Smuzhiyun 			break;
137*4882a593Smuzhiyun 		case OMAP_DMA_PORT_EMIFF:	/* FFFECC08 */
138*4882a593Smuzhiyun 			reg = OMAP_TC_EMIFF_PRIOR;
139*4882a593Smuzhiyun 			break;
140*4882a593Smuzhiyun 		case OMAP_DMA_PORT_EMIFS:	/* FFFECC04 */
141*4882a593Smuzhiyun 			reg = OMAP_TC_EMIFS_PRIOR;
142*4882a593Smuzhiyun 			break;
143*4882a593Smuzhiyun 		default:
144*4882a593Smuzhiyun 			BUG();
145*4882a593Smuzhiyun 			return;
146*4882a593Smuzhiyun 		}
147*4882a593Smuzhiyun 		l = omap_readl(reg);
148*4882a593Smuzhiyun 		l &= ~(0xf << 8);
149*4882a593Smuzhiyun 		l |= (priority & 0xf) << 8;
150*4882a593Smuzhiyun 		omap_writel(l, reg);
151*4882a593Smuzhiyun 	}
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun #endif
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP2PLUS
omap_set_dma_priority(int lch,int dst_port,int priority)156*4882a593Smuzhiyun void omap_set_dma_priority(int lch, int dst_port, int priority)
157*4882a593Smuzhiyun {
158*4882a593Smuzhiyun 	u32 ccr;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	ccr = p->dma_read(CCR, lch);
161*4882a593Smuzhiyun 	if (priority)
162*4882a593Smuzhiyun 		ccr |= (1 << 6);
163*4882a593Smuzhiyun 	else
164*4882a593Smuzhiyun 		ccr &= ~(1 << 6);
165*4882a593Smuzhiyun 	p->dma_write(ccr, CCR, lch);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun #endif
168*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_priority);
169*4882a593Smuzhiyun 
omap_set_dma_transfer_params(int lch,int data_type,int elem_count,int frame_count,int sync_mode,int dma_trigger,int src_or_dst_synch)170*4882a593Smuzhiyun void omap_set_dma_transfer_params(int lch, int data_type, int elem_count,
171*4882a593Smuzhiyun 				  int frame_count, int sync_mode,
172*4882a593Smuzhiyun 				  int dma_trigger, int src_or_dst_synch)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun 	u32 l;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	l = p->dma_read(CSDP, lch);
177*4882a593Smuzhiyun 	l &= ~0x03;
178*4882a593Smuzhiyun 	l |= data_type;
179*4882a593Smuzhiyun 	p->dma_write(l, CSDP, lch);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	if (dma_omap1()) {
182*4882a593Smuzhiyun 		u16 ccr;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		ccr = p->dma_read(CCR, lch);
185*4882a593Smuzhiyun 		ccr &= ~(1 << 5);
186*4882a593Smuzhiyun 		if (sync_mode == OMAP_DMA_SYNC_FRAME)
187*4882a593Smuzhiyun 			ccr |= 1 << 5;
188*4882a593Smuzhiyun 		p->dma_write(ccr, CCR, lch);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 		ccr = p->dma_read(CCR2, lch);
191*4882a593Smuzhiyun 		ccr &= ~(1 << 2);
192*4882a593Smuzhiyun 		if (sync_mode == OMAP_DMA_SYNC_BLOCK)
193*4882a593Smuzhiyun 			ccr |= 1 << 2;
194*4882a593Smuzhiyun 		p->dma_write(ccr, CCR2, lch);
195*4882a593Smuzhiyun 	}
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (dma_omap2plus() && dma_trigger) {
198*4882a593Smuzhiyun 		u32 val;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		val = p->dma_read(CCR, lch);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 		/* DMA_SYNCHRO_CONTROL_UPPER depends on the channel number */
203*4882a593Smuzhiyun 		val &= ~((1 << 23) | (3 << 19) | 0x1f);
204*4882a593Smuzhiyun 		val |= (dma_trigger & ~0x1f) << 14;
205*4882a593Smuzhiyun 		val |= dma_trigger & 0x1f;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		if (sync_mode & OMAP_DMA_SYNC_FRAME)
208*4882a593Smuzhiyun 			val |= 1 << 5;
209*4882a593Smuzhiyun 		else
210*4882a593Smuzhiyun 			val &= ~(1 << 5);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 		if (sync_mode & OMAP_DMA_SYNC_BLOCK)
213*4882a593Smuzhiyun 			val |= 1 << 18;
214*4882a593Smuzhiyun 		else
215*4882a593Smuzhiyun 			val &= ~(1 << 18);
216*4882a593Smuzhiyun 
217*4882a593Smuzhiyun 		if (src_or_dst_synch == OMAP_DMA_DST_SYNC_PREFETCH) {
218*4882a593Smuzhiyun 			val &= ~(1 << 24);	/* dest synch */
219*4882a593Smuzhiyun 			val |= (1 << 23);	/* Prefetch */
220*4882a593Smuzhiyun 		} else if (src_or_dst_synch) {
221*4882a593Smuzhiyun 			val |= 1 << 24;		/* source synch */
222*4882a593Smuzhiyun 		} else {
223*4882a593Smuzhiyun 			val &= ~(1 << 24);	/* dest synch */
224*4882a593Smuzhiyun 		}
225*4882a593Smuzhiyun 		p->dma_write(val, CCR, lch);
226*4882a593Smuzhiyun 	}
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	p->dma_write(elem_count, CEN, lch);
229*4882a593Smuzhiyun 	p->dma_write(frame_count, CFN, lch);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_transfer_params);
232*4882a593Smuzhiyun 
omap_set_dma_channel_mode(int lch,enum omap_dma_channel_mode mode)233*4882a593Smuzhiyun void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	if (dma_omap1() && !dma_omap15xx()) {
236*4882a593Smuzhiyun 		u32 l;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		l = p->dma_read(LCH_CTRL, lch);
239*4882a593Smuzhiyun 		l &= ~0x7;
240*4882a593Smuzhiyun 		l |= mode;
241*4882a593Smuzhiyun 		p->dma_write(l, LCH_CTRL, lch);
242*4882a593Smuzhiyun 	}
243*4882a593Smuzhiyun }
244*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_channel_mode);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /* Note that src_port is only for omap1 */
omap_set_dma_src_params(int lch,int src_port,int src_amode,unsigned long src_start,int src_ei,int src_fi)247*4882a593Smuzhiyun void omap_set_dma_src_params(int lch, int src_port, int src_amode,
248*4882a593Smuzhiyun 			     unsigned long src_start,
249*4882a593Smuzhiyun 			     int src_ei, int src_fi)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	u32 l;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	if (dma_omap1()) {
254*4882a593Smuzhiyun 		u16 w;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 		w = p->dma_read(CSDP, lch);
257*4882a593Smuzhiyun 		w &= ~(0x1f << 2);
258*4882a593Smuzhiyun 		w |= src_port << 2;
259*4882a593Smuzhiyun 		p->dma_write(w, CSDP, lch);
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	l = p->dma_read(CCR, lch);
263*4882a593Smuzhiyun 	l &= ~(0x03 << 12);
264*4882a593Smuzhiyun 	l |= src_amode << 12;
265*4882a593Smuzhiyun 	p->dma_write(l, CCR, lch);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	p->dma_write(src_start, CSSA, lch);
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	p->dma_write(src_ei, CSEI, lch);
270*4882a593Smuzhiyun 	p->dma_write(src_fi, CSFI, lch);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_src_params);
273*4882a593Smuzhiyun 
omap_set_dma_src_data_pack(int lch,int enable)274*4882a593Smuzhiyun void omap_set_dma_src_data_pack(int lch, int enable)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun 	u32 l;
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	l = p->dma_read(CSDP, lch);
279*4882a593Smuzhiyun 	l &= ~(1 << 6);
280*4882a593Smuzhiyun 	if (enable)
281*4882a593Smuzhiyun 		l |= (1 << 6);
282*4882a593Smuzhiyun 	p->dma_write(l, CSDP, lch);
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_src_data_pack);
285*4882a593Smuzhiyun 
omap_set_dma_src_burst_mode(int lch,enum omap_dma_burst_mode burst_mode)286*4882a593Smuzhiyun void omap_set_dma_src_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	unsigned int burst = 0;
289*4882a593Smuzhiyun 	u32 l;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	l = p->dma_read(CSDP, lch);
292*4882a593Smuzhiyun 	l &= ~(0x03 << 7);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	switch (burst_mode) {
295*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_DIS:
296*4882a593Smuzhiyun 		break;
297*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_4:
298*4882a593Smuzhiyun 		if (dma_omap2plus())
299*4882a593Smuzhiyun 			burst = 0x1;
300*4882a593Smuzhiyun 		else
301*4882a593Smuzhiyun 			burst = 0x2;
302*4882a593Smuzhiyun 		break;
303*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_8:
304*4882a593Smuzhiyun 		if (dma_omap2plus()) {
305*4882a593Smuzhiyun 			burst = 0x2;
306*4882a593Smuzhiyun 			break;
307*4882a593Smuzhiyun 		}
308*4882a593Smuzhiyun 		/*
309*4882a593Smuzhiyun 		 * not supported by current hardware on OMAP1
310*4882a593Smuzhiyun 		 * w |= (0x03 << 7);
311*4882a593Smuzhiyun 		 */
312*4882a593Smuzhiyun 		fallthrough;
313*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_16:
314*4882a593Smuzhiyun 		if (dma_omap2plus()) {
315*4882a593Smuzhiyun 			burst = 0x3;
316*4882a593Smuzhiyun 			break;
317*4882a593Smuzhiyun 		}
318*4882a593Smuzhiyun 		/* OMAP1 don't support burst 16 */
319*4882a593Smuzhiyun 		fallthrough;
320*4882a593Smuzhiyun 	default:
321*4882a593Smuzhiyun 		BUG();
322*4882a593Smuzhiyun 	}
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	l |= (burst << 7);
325*4882a593Smuzhiyun 	p->dma_write(l, CSDP, lch);
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_src_burst_mode);
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /* Note that dest_port is only for OMAP1 */
omap_set_dma_dest_params(int lch,int dest_port,int dest_amode,unsigned long dest_start,int dst_ei,int dst_fi)330*4882a593Smuzhiyun void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
331*4882a593Smuzhiyun 			      unsigned long dest_start,
332*4882a593Smuzhiyun 			      int dst_ei, int dst_fi)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	u32 l;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	if (dma_omap1()) {
337*4882a593Smuzhiyun 		l = p->dma_read(CSDP, lch);
338*4882a593Smuzhiyun 		l &= ~(0x1f << 9);
339*4882a593Smuzhiyun 		l |= dest_port << 9;
340*4882a593Smuzhiyun 		p->dma_write(l, CSDP, lch);
341*4882a593Smuzhiyun 	}
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	l = p->dma_read(CCR, lch);
344*4882a593Smuzhiyun 	l &= ~(0x03 << 14);
345*4882a593Smuzhiyun 	l |= dest_amode << 14;
346*4882a593Smuzhiyun 	p->dma_write(l, CCR, lch);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	p->dma_write(dest_start, CDSA, lch);
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	p->dma_write(dst_ei, CDEI, lch);
351*4882a593Smuzhiyun 	p->dma_write(dst_fi, CDFI, lch);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_dest_params);
354*4882a593Smuzhiyun 
omap_set_dma_dest_data_pack(int lch,int enable)355*4882a593Smuzhiyun void omap_set_dma_dest_data_pack(int lch, int enable)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun 	u32 l;
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 	l = p->dma_read(CSDP, lch);
360*4882a593Smuzhiyun 	l &= ~(1 << 13);
361*4882a593Smuzhiyun 	if (enable)
362*4882a593Smuzhiyun 		l |= 1 << 13;
363*4882a593Smuzhiyun 	p->dma_write(l, CSDP, lch);
364*4882a593Smuzhiyun }
365*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_dest_data_pack);
366*4882a593Smuzhiyun 
omap_set_dma_dest_burst_mode(int lch,enum omap_dma_burst_mode burst_mode)367*4882a593Smuzhiyun void omap_set_dma_dest_burst_mode(int lch, enum omap_dma_burst_mode burst_mode)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	unsigned int burst = 0;
370*4882a593Smuzhiyun 	u32 l;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	l = p->dma_read(CSDP, lch);
373*4882a593Smuzhiyun 	l &= ~(0x03 << 14);
374*4882a593Smuzhiyun 
375*4882a593Smuzhiyun 	switch (burst_mode) {
376*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_DIS:
377*4882a593Smuzhiyun 		break;
378*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_4:
379*4882a593Smuzhiyun 		if (dma_omap2plus())
380*4882a593Smuzhiyun 			burst = 0x1;
381*4882a593Smuzhiyun 		else
382*4882a593Smuzhiyun 			burst = 0x2;
383*4882a593Smuzhiyun 		break;
384*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_8:
385*4882a593Smuzhiyun 		if (dma_omap2plus())
386*4882a593Smuzhiyun 			burst = 0x2;
387*4882a593Smuzhiyun 		else
388*4882a593Smuzhiyun 			burst = 0x3;
389*4882a593Smuzhiyun 		break;
390*4882a593Smuzhiyun 	case OMAP_DMA_DATA_BURST_16:
391*4882a593Smuzhiyun 		if (dma_omap2plus()) {
392*4882a593Smuzhiyun 			burst = 0x3;
393*4882a593Smuzhiyun 			break;
394*4882a593Smuzhiyun 		}
395*4882a593Smuzhiyun 		/* OMAP1 don't support burst 16 */
396*4882a593Smuzhiyun 		fallthrough;
397*4882a593Smuzhiyun 	default:
398*4882a593Smuzhiyun 		printk(KERN_ERR "Invalid DMA burst mode\n");
399*4882a593Smuzhiyun 		BUG();
400*4882a593Smuzhiyun 		return;
401*4882a593Smuzhiyun 	}
402*4882a593Smuzhiyun 	l |= (burst << 14);
403*4882a593Smuzhiyun 	p->dma_write(l, CSDP, lch);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun EXPORT_SYMBOL(omap_set_dma_dest_burst_mode);
406*4882a593Smuzhiyun 
omap_enable_channel_irq(int lch)407*4882a593Smuzhiyun static inline void omap_enable_channel_irq(int lch)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun 	/* Clear CSR */
410*4882a593Smuzhiyun 	if (dma_omap1())
411*4882a593Smuzhiyun 		p->dma_read(CSR, lch);
412*4882a593Smuzhiyun 	else
413*4882a593Smuzhiyun 		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
414*4882a593Smuzhiyun 
415*4882a593Smuzhiyun 	/* Enable some nice interrupts. */
416*4882a593Smuzhiyun 	p->dma_write(dma_chan[lch].enabled_irqs, CICR, lch);
417*4882a593Smuzhiyun }
418*4882a593Smuzhiyun 
omap_disable_channel_irq(int lch)419*4882a593Smuzhiyun static inline void omap_disable_channel_irq(int lch)
420*4882a593Smuzhiyun {
421*4882a593Smuzhiyun 	/* disable channel interrupts */
422*4882a593Smuzhiyun 	p->dma_write(0, CICR, lch);
423*4882a593Smuzhiyun 	/* Clear CSR */
424*4882a593Smuzhiyun 	if (dma_omap1())
425*4882a593Smuzhiyun 		p->dma_read(CSR, lch);
426*4882a593Smuzhiyun 	else
427*4882a593Smuzhiyun 		p->dma_write(OMAP2_DMA_CSR_CLEAR_MASK, CSR, lch);
428*4882a593Smuzhiyun }
429*4882a593Smuzhiyun 
omap_disable_dma_irq(int lch,u16 bits)430*4882a593Smuzhiyun void omap_disable_dma_irq(int lch, u16 bits)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	dma_chan[lch].enabled_irqs &= ~bits;
433*4882a593Smuzhiyun }
434*4882a593Smuzhiyun EXPORT_SYMBOL(omap_disable_dma_irq);
435*4882a593Smuzhiyun 
enable_lnk(int lch)436*4882a593Smuzhiyun static inline void enable_lnk(int lch)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	u32 l;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	l = p->dma_read(CLNK_CTRL, lch);
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 	if (dma_omap1())
443*4882a593Smuzhiyun 		l &= ~(1 << 14);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	/* Set the ENABLE_LNK bits */
446*4882a593Smuzhiyun 	if (dma_chan[lch].next_lch != -1)
447*4882a593Smuzhiyun 		l = dma_chan[lch].next_lch | (1 << 15);
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 	p->dma_write(l, CLNK_CTRL, lch);
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun 
disable_lnk(int lch)452*4882a593Smuzhiyun static inline void disable_lnk(int lch)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	u32 l;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	l = p->dma_read(CLNK_CTRL, lch);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	/* Disable interrupts */
459*4882a593Smuzhiyun 	omap_disable_channel_irq(lch);
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 	if (dma_omap1()) {
462*4882a593Smuzhiyun 		/* Set the STOP_LNK bit */
463*4882a593Smuzhiyun 		l |= 1 << 14;
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	if (dma_omap2plus()) {
467*4882a593Smuzhiyun 		/* Clear the ENABLE_LNK bit */
468*4882a593Smuzhiyun 		l &= ~(1 << 15);
469*4882a593Smuzhiyun 	}
470*4882a593Smuzhiyun 
471*4882a593Smuzhiyun 	p->dma_write(l, CLNK_CTRL, lch);
472*4882a593Smuzhiyun 	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
473*4882a593Smuzhiyun }
474*4882a593Smuzhiyun 
omap_request_dma(int dev_id,const char * dev_name,void (* callback)(int lch,u16 ch_status,void * data),void * data,int * dma_ch_out)475*4882a593Smuzhiyun int omap_request_dma(int dev_id, const char *dev_name,
476*4882a593Smuzhiyun 		     void (*callback)(int lch, u16 ch_status, void *data),
477*4882a593Smuzhiyun 		     void *data, int *dma_ch_out)
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun 	int ch, free_ch = -1;
480*4882a593Smuzhiyun 	unsigned long flags;
481*4882a593Smuzhiyun 	struct omap_dma_lch *chan;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	WARN(strcmp(dev_name, "DMA engine"), "Using deprecated platform DMA API - please update to DMA engine");
484*4882a593Smuzhiyun 
485*4882a593Smuzhiyun 	spin_lock_irqsave(&dma_chan_lock, flags);
486*4882a593Smuzhiyun 	for (ch = 0; ch < dma_chan_count; ch++) {
487*4882a593Smuzhiyun 		if (free_ch == -1 && dma_chan[ch].dev_id == -1) {
488*4882a593Smuzhiyun 			free_ch = ch;
489*4882a593Smuzhiyun 			/* Exit after first free channel found */
490*4882a593Smuzhiyun 			break;
491*4882a593Smuzhiyun 		}
492*4882a593Smuzhiyun 	}
493*4882a593Smuzhiyun 	if (free_ch == -1) {
494*4882a593Smuzhiyun 		spin_unlock_irqrestore(&dma_chan_lock, flags);
495*4882a593Smuzhiyun 		return -EBUSY;
496*4882a593Smuzhiyun 	}
497*4882a593Smuzhiyun 	chan = dma_chan + free_ch;
498*4882a593Smuzhiyun 	chan->dev_id = dev_id;
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	if (p->clear_lch_regs)
501*4882a593Smuzhiyun 		p->clear_lch_regs(free_ch);
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dma_chan_lock, flags);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	chan->dev_name = dev_name;
506*4882a593Smuzhiyun 	chan->callback = callback;
507*4882a593Smuzhiyun 	chan->data = data;
508*4882a593Smuzhiyun 	chan->flags = 0;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	chan->enabled_irqs = OMAP_DMA_DROP_IRQ | OMAP_DMA_BLOCK_IRQ;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	if (dma_omap1())
513*4882a593Smuzhiyun 		chan->enabled_irqs |= OMAP1_DMA_TOUT_IRQ;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 	if (dma_omap16xx()) {
516*4882a593Smuzhiyun 		/* If the sync device is set, configure it dynamically. */
517*4882a593Smuzhiyun 		if (dev_id != 0) {
518*4882a593Smuzhiyun 			set_gdma_dev(free_ch + 1, dev_id);
519*4882a593Smuzhiyun 			dev_id = free_ch + 1;
520*4882a593Smuzhiyun 		}
521*4882a593Smuzhiyun 		/*
522*4882a593Smuzhiyun 		 * Disable the 1510 compatibility mode and set the sync device
523*4882a593Smuzhiyun 		 * id.
524*4882a593Smuzhiyun 		 */
525*4882a593Smuzhiyun 		p->dma_write(dev_id | (1 << 10), CCR, free_ch);
526*4882a593Smuzhiyun 	} else if (dma_omap1()) {
527*4882a593Smuzhiyun 		p->dma_write(dev_id, CCR, free_ch);
528*4882a593Smuzhiyun 	}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 	*dma_ch_out = free_ch;
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	return 0;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun EXPORT_SYMBOL(omap_request_dma);
535*4882a593Smuzhiyun 
omap_free_dma(int lch)536*4882a593Smuzhiyun void omap_free_dma(int lch)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun 	unsigned long flags;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 	if (dma_chan[lch].dev_id == -1) {
541*4882a593Smuzhiyun 		pr_err("omap_dma: trying to free unallocated DMA channel %d\n",
542*4882a593Smuzhiyun 		       lch);
543*4882a593Smuzhiyun 		return;
544*4882a593Smuzhiyun 	}
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	/* Disable all DMA interrupts for the channel. */
547*4882a593Smuzhiyun 	omap_disable_channel_irq(lch);
548*4882a593Smuzhiyun 
549*4882a593Smuzhiyun 	/* Make sure the DMA transfer is stopped. */
550*4882a593Smuzhiyun 	p->dma_write(0, CCR, lch);
551*4882a593Smuzhiyun 
552*4882a593Smuzhiyun 	spin_lock_irqsave(&dma_chan_lock, flags);
553*4882a593Smuzhiyun 	dma_chan[lch].dev_id = -1;
554*4882a593Smuzhiyun 	dma_chan[lch].next_lch = -1;
555*4882a593Smuzhiyun 	dma_chan[lch].callback = NULL;
556*4882a593Smuzhiyun 	spin_unlock_irqrestore(&dma_chan_lock, flags);
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun EXPORT_SYMBOL(omap_free_dma);
559*4882a593Smuzhiyun 
560*4882a593Smuzhiyun /*
561*4882a593Smuzhiyun  * Clears any DMA state so the DMA engine is ready to restart with new buffers
562*4882a593Smuzhiyun  * through omap_start_dma(). Any buffers in flight are discarded.
563*4882a593Smuzhiyun  */
omap_clear_dma(int lch)564*4882a593Smuzhiyun static void omap_clear_dma(int lch)
565*4882a593Smuzhiyun {
566*4882a593Smuzhiyun 	unsigned long flags;
567*4882a593Smuzhiyun 
568*4882a593Smuzhiyun 	local_irq_save(flags);
569*4882a593Smuzhiyun 	p->clear_dma(lch);
570*4882a593Smuzhiyun 	local_irq_restore(flags);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun 
omap_start_dma(int lch)573*4882a593Smuzhiyun void omap_start_dma(int lch)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun 	u32 l;
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun 	/*
578*4882a593Smuzhiyun 	 * The CPC/CDAC register needs to be initialized to zero
579*4882a593Smuzhiyun 	 * before starting dma transfer.
580*4882a593Smuzhiyun 	 */
581*4882a593Smuzhiyun 	if (dma_omap15xx())
582*4882a593Smuzhiyun 		p->dma_write(0, CPC, lch);
583*4882a593Smuzhiyun 	else
584*4882a593Smuzhiyun 		p->dma_write(0, CDAC, lch);
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
587*4882a593Smuzhiyun 		int next_lch, cur_lch;
588*4882a593Smuzhiyun 		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 		/* Set the link register of the first channel */
591*4882a593Smuzhiyun 		enable_lnk(lch);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
594*4882a593Smuzhiyun 		dma_chan_link_map[lch] = 1;
595*4882a593Smuzhiyun 
596*4882a593Smuzhiyun 		cur_lch = dma_chan[lch].next_lch;
597*4882a593Smuzhiyun 		do {
598*4882a593Smuzhiyun 			next_lch = dma_chan[cur_lch].next_lch;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 			/* The loop case: we've been here already */
601*4882a593Smuzhiyun 			if (dma_chan_link_map[cur_lch])
602*4882a593Smuzhiyun 				break;
603*4882a593Smuzhiyun 			/* Mark the current channel */
604*4882a593Smuzhiyun 			dma_chan_link_map[cur_lch] = 1;
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun 			enable_lnk(cur_lch);
607*4882a593Smuzhiyun 			omap_enable_channel_irq(cur_lch);
608*4882a593Smuzhiyun 
609*4882a593Smuzhiyun 			cur_lch = next_lch;
610*4882a593Smuzhiyun 		} while (next_lch != -1);
611*4882a593Smuzhiyun 	} else if (IS_DMA_ERRATA(DMA_ERRATA_PARALLEL_CHANNELS))
612*4882a593Smuzhiyun 		p->dma_write(lch, CLNK_CTRL, lch);
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 	omap_enable_channel_irq(lch);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	l = p->dma_read(CCR, lch);
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 	if (IS_DMA_ERRATA(DMA_ERRATA_IFRAME_BUFFERING))
619*4882a593Smuzhiyun 			l |= OMAP_DMA_CCR_BUFFERING_DISABLE;
620*4882a593Smuzhiyun 	l |= OMAP_DMA_CCR_EN;
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun 	/*
623*4882a593Smuzhiyun 	 * As dma_write() uses IO accessors which are weakly ordered, there
624*4882a593Smuzhiyun 	 * is no guarantee that data in coherent DMA memory will be visible
625*4882a593Smuzhiyun 	 * to the DMA device.  Add a memory barrier here to ensure that any
626*4882a593Smuzhiyun 	 * such data is visible prior to enabling DMA.
627*4882a593Smuzhiyun 	 */
628*4882a593Smuzhiyun 	mb();
629*4882a593Smuzhiyun 	p->dma_write(l, CCR, lch);
630*4882a593Smuzhiyun 
631*4882a593Smuzhiyun 	dma_chan[lch].flags |= OMAP_DMA_ACTIVE;
632*4882a593Smuzhiyun }
633*4882a593Smuzhiyun EXPORT_SYMBOL(omap_start_dma);
634*4882a593Smuzhiyun 
omap_stop_dma(int lch)635*4882a593Smuzhiyun void omap_stop_dma(int lch)
636*4882a593Smuzhiyun {
637*4882a593Smuzhiyun 	u32 l;
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 	/* Disable all interrupts on the channel */
640*4882a593Smuzhiyun 	omap_disable_channel_irq(lch);
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun 	l = p->dma_read(CCR, lch);
643*4882a593Smuzhiyun 	if (IS_DMA_ERRATA(DMA_ERRATA_i541) &&
644*4882a593Smuzhiyun 			(l & OMAP_DMA_CCR_SEL_SRC_DST_SYNC)) {
645*4882a593Smuzhiyun 		int i = 0;
646*4882a593Smuzhiyun 		u32 sys_cf;
647*4882a593Smuzhiyun 
648*4882a593Smuzhiyun 		/* Configure No-Standby */
649*4882a593Smuzhiyun 		l = p->dma_read(OCP_SYSCONFIG, lch);
650*4882a593Smuzhiyun 		sys_cf = l;
651*4882a593Smuzhiyun 		l &= ~DMA_SYSCONFIG_MIDLEMODE_MASK;
652*4882a593Smuzhiyun 		l |= DMA_SYSCONFIG_MIDLEMODE(DMA_IDLEMODE_NO_IDLE);
653*4882a593Smuzhiyun 		p->dma_write(l , OCP_SYSCONFIG, 0);
654*4882a593Smuzhiyun 
655*4882a593Smuzhiyun 		l = p->dma_read(CCR, lch);
656*4882a593Smuzhiyun 		l &= ~OMAP_DMA_CCR_EN;
657*4882a593Smuzhiyun 		p->dma_write(l, CCR, lch);
658*4882a593Smuzhiyun 
659*4882a593Smuzhiyun 		/* Wait for sDMA FIFO drain */
660*4882a593Smuzhiyun 		l = p->dma_read(CCR, lch);
661*4882a593Smuzhiyun 		while (i < 100 && (l & (OMAP_DMA_CCR_RD_ACTIVE |
662*4882a593Smuzhiyun 					OMAP_DMA_CCR_WR_ACTIVE))) {
663*4882a593Smuzhiyun 			udelay(5);
664*4882a593Smuzhiyun 			i++;
665*4882a593Smuzhiyun 			l = p->dma_read(CCR, lch);
666*4882a593Smuzhiyun 		}
667*4882a593Smuzhiyun 		if (i >= 100)
668*4882a593Smuzhiyun 			pr_err("DMA drain did not complete on lch %d\n", lch);
669*4882a593Smuzhiyun 		/* Restore OCP_SYSCONFIG */
670*4882a593Smuzhiyun 		p->dma_write(sys_cf, OCP_SYSCONFIG, lch);
671*4882a593Smuzhiyun 	} else {
672*4882a593Smuzhiyun 		l &= ~OMAP_DMA_CCR_EN;
673*4882a593Smuzhiyun 		p->dma_write(l, CCR, lch);
674*4882a593Smuzhiyun 	}
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/*
677*4882a593Smuzhiyun 	 * Ensure that data transferred by DMA is visible to any access
678*4882a593Smuzhiyun 	 * after DMA has been disabled.  This is important for coherent
679*4882a593Smuzhiyun 	 * DMA regions.
680*4882a593Smuzhiyun 	 */
681*4882a593Smuzhiyun 	mb();
682*4882a593Smuzhiyun 
683*4882a593Smuzhiyun 	if (!omap_dma_in_1510_mode() && dma_chan[lch].next_lch != -1) {
684*4882a593Smuzhiyun 		int next_lch, cur_lch = lch;
685*4882a593Smuzhiyun 		char dma_chan_link_map[MAX_LOGICAL_DMA_CH_COUNT];
686*4882a593Smuzhiyun 
687*4882a593Smuzhiyun 		memset(dma_chan_link_map, 0, sizeof(dma_chan_link_map));
688*4882a593Smuzhiyun 		do {
689*4882a593Smuzhiyun 			/* The loop case: we've been here already */
690*4882a593Smuzhiyun 			if (dma_chan_link_map[cur_lch])
691*4882a593Smuzhiyun 				break;
692*4882a593Smuzhiyun 			/* Mark the current channel */
693*4882a593Smuzhiyun 			dma_chan_link_map[cur_lch] = 1;
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun 			disable_lnk(cur_lch);
696*4882a593Smuzhiyun 
697*4882a593Smuzhiyun 			next_lch = dma_chan[cur_lch].next_lch;
698*4882a593Smuzhiyun 			cur_lch = next_lch;
699*4882a593Smuzhiyun 		} while (next_lch != -1);
700*4882a593Smuzhiyun 	}
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun 	dma_chan[lch].flags &= ~OMAP_DMA_ACTIVE;
703*4882a593Smuzhiyun }
704*4882a593Smuzhiyun EXPORT_SYMBOL(omap_stop_dma);
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun /*
707*4882a593Smuzhiyun  * Allows changing the DMA callback function or data. This may be needed if
708*4882a593Smuzhiyun  * the driver shares a single DMA channel for multiple dma triggers.
709*4882a593Smuzhiyun  */
710*4882a593Smuzhiyun /*
711*4882a593Smuzhiyun  * Returns current physical source address for the given DMA channel.
712*4882a593Smuzhiyun  * If the channel is running the caller must disable interrupts prior calling
713*4882a593Smuzhiyun  * this function and process the returned value before re-enabling interrupt to
714*4882a593Smuzhiyun  * prevent races with the interrupt handler. Note that in continuous mode there
715*4882a593Smuzhiyun  * is a chance for CSSA_L register overflow between the two reads resulting
716*4882a593Smuzhiyun  * in incorrect return value.
717*4882a593Smuzhiyun  */
omap_get_dma_src_pos(int lch)718*4882a593Smuzhiyun dma_addr_t omap_get_dma_src_pos(int lch)
719*4882a593Smuzhiyun {
720*4882a593Smuzhiyun 	dma_addr_t offset = 0;
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 	if (dma_omap15xx())
723*4882a593Smuzhiyun 		offset = p->dma_read(CPC, lch);
724*4882a593Smuzhiyun 	else
725*4882a593Smuzhiyun 		offset = p->dma_read(CSAC, lch);
726*4882a593Smuzhiyun 
727*4882a593Smuzhiyun 	if (IS_DMA_ERRATA(DMA_ERRATA_3_3) && offset == 0)
728*4882a593Smuzhiyun 		offset = p->dma_read(CSAC, lch);
729*4882a593Smuzhiyun 
730*4882a593Smuzhiyun 	if (!dma_omap15xx()) {
731*4882a593Smuzhiyun 		/*
732*4882a593Smuzhiyun 		 * CDAC == 0 indicates that the DMA transfer on the channel has
733*4882a593Smuzhiyun 		 * not been started (no data has been transferred so far).
734*4882a593Smuzhiyun 		 * Return the programmed source start address in this case.
735*4882a593Smuzhiyun 		 */
736*4882a593Smuzhiyun 		if (likely(p->dma_read(CDAC, lch)))
737*4882a593Smuzhiyun 			offset = p->dma_read(CSAC, lch);
738*4882a593Smuzhiyun 		else
739*4882a593Smuzhiyun 			offset = p->dma_read(CSSA, lch);
740*4882a593Smuzhiyun 	}
741*4882a593Smuzhiyun 
742*4882a593Smuzhiyun 	if (dma_omap1())
743*4882a593Smuzhiyun 		offset |= (p->dma_read(CSSA, lch) & 0xFFFF0000);
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun 	return offset;
746*4882a593Smuzhiyun }
747*4882a593Smuzhiyun EXPORT_SYMBOL(omap_get_dma_src_pos);
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun /*
750*4882a593Smuzhiyun  * Returns current physical destination address for the given DMA channel.
751*4882a593Smuzhiyun  * If the channel is running the caller must disable interrupts prior calling
752*4882a593Smuzhiyun  * this function and process the returned value before re-enabling interrupt to
753*4882a593Smuzhiyun  * prevent races with the interrupt handler. Note that in continuous mode there
754*4882a593Smuzhiyun  * is a chance for CDSA_L register overflow between the two reads resulting
755*4882a593Smuzhiyun  * in incorrect return value.
756*4882a593Smuzhiyun  */
omap_get_dma_dst_pos(int lch)757*4882a593Smuzhiyun dma_addr_t omap_get_dma_dst_pos(int lch)
758*4882a593Smuzhiyun {
759*4882a593Smuzhiyun 	dma_addr_t offset = 0;
760*4882a593Smuzhiyun 
761*4882a593Smuzhiyun 	if (dma_omap15xx())
762*4882a593Smuzhiyun 		offset = p->dma_read(CPC, lch);
763*4882a593Smuzhiyun 	else
764*4882a593Smuzhiyun 		offset = p->dma_read(CDAC, lch);
765*4882a593Smuzhiyun 
766*4882a593Smuzhiyun 	/*
767*4882a593Smuzhiyun 	 * omap 3.2/3.3 erratum: sometimes 0 is returned if CSAC/CDAC is
768*4882a593Smuzhiyun 	 * read before the DMA controller finished disabling the channel.
769*4882a593Smuzhiyun 	 */
770*4882a593Smuzhiyun 	if (!dma_omap15xx() && offset == 0) {
771*4882a593Smuzhiyun 		offset = p->dma_read(CDAC, lch);
772*4882a593Smuzhiyun 		/*
773*4882a593Smuzhiyun 		 * CDAC == 0 indicates that the DMA transfer on the channel has
774*4882a593Smuzhiyun 		 * not been started (no data has been transferred so far).
775*4882a593Smuzhiyun 		 * Return the programmed destination start address in this case.
776*4882a593Smuzhiyun 		 */
777*4882a593Smuzhiyun 		if (unlikely(!offset))
778*4882a593Smuzhiyun 			offset = p->dma_read(CDSA, lch);
779*4882a593Smuzhiyun 	}
780*4882a593Smuzhiyun 
781*4882a593Smuzhiyun 	if (dma_omap1())
782*4882a593Smuzhiyun 		offset |= (p->dma_read(CDSA, lch) & 0xFFFF0000);
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 	return offset;
785*4882a593Smuzhiyun }
786*4882a593Smuzhiyun EXPORT_SYMBOL(omap_get_dma_dst_pos);
787*4882a593Smuzhiyun 
omap_get_dma_active_status(int lch)788*4882a593Smuzhiyun int omap_get_dma_active_status(int lch)
789*4882a593Smuzhiyun {
790*4882a593Smuzhiyun 	return (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN) != 0;
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun EXPORT_SYMBOL(omap_get_dma_active_status);
793*4882a593Smuzhiyun 
omap_dma_running(void)794*4882a593Smuzhiyun int omap_dma_running(void)
795*4882a593Smuzhiyun {
796*4882a593Smuzhiyun 	int lch;
797*4882a593Smuzhiyun 
798*4882a593Smuzhiyun 	if (dma_omap1())
799*4882a593Smuzhiyun 		if (omap_lcd_dma_running())
800*4882a593Smuzhiyun 			return 1;
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	for (lch = 0; lch < dma_chan_count; lch++)
803*4882a593Smuzhiyun 		if (p->dma_read(CCR, lch) & OMAP_DMA_CCR_EN)
804*4882a593Smuzhiyun 			return 1;
805*4882a593Smuzhiyun 
806*4882a593Smuzhiyun 	return 0;
807*4882a593Smuzhiyun }
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun /*----------------------------------------------------------------------------*/
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP1
812*4882a593Smuzhiyun 
omap1_dma_handle_ch(int ch)813*4882a593Smuzhiyun static int omap1_dma_handle_ch(int ch)
814*4882a593Smuzhiyun {
815*4882a593Smuzhiyun 	u32 csr;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	if (enable_1510_mode && ch >= 6) {
818*4882a593Smuzhiyun 		csr = dma_chan[ch].saved_csr;
819*4882a593Smuzhiyun 		dma_chan[ch].saved_csr = 0;
820*4882a593Smuzhiyun 	} else
821*4882a593Smuzhiyun 		csr = p->dma_read(CSR, ch);
822*4882a593Smuzhiyun 	if (enable_1510_mode && ch <= 2 && (csr >> 7) != 0) {
823*4882a593Smuzhiyun 		dma_chan[ch + 6].saved_csr = csr >> 7;
824*4882a593Smuzhiyun 		csr &= 0x7f;
825*4882a593Smuzhiyun 	}
826*4882a593Smuzhiyun 	if ((csr & 0x3f) == 0)
827*4882a593Smuzhiyun 		return 0;
828*4882a593Smuzhiyun 	if (unlikely(dma_chan[ch].dev_id == -1)) {
829*4882a593Smuzhiyun 		pr_warn("Spurious interrupt from DMA channel %d (CSR %04x)\n",
830*4882a593Smuzhiyun 			ch, csr);
831*4882a593Smuzhiyun 		return 0;
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 	if (unlikely(csr & OMAP1_DMA_TOUT_IRQ))
834*4882a593Smuzhiyun 		pr_warn("DMA timeout with device %d\n", dma_chan[ch].dev_id);
835*4882a593Smuzhiyun 	if (unlikely(csr & OMAP_DMA_DROP_IRQ))
836*4882a593Smuzhiyun 		pr_warn("DMA synchronization event drop occurred with device %d\n",
837*4882a593Smuzhiyun 			dma_chan[ch].dev_id);
838*4882a593Smuzhiyun 	if (likely(csr & OMAP_DMA_BLOCK_IRQ))
839*4882a593Smuzhiyun 		dma_chan[ch].flags &= ~OMAP_DMA_ACTIVE;
840*4882a593Smuzhiyun 	if (likely(dma_chan[ch].callback != NULL))
841*4882a593Smuzhiyun 		dma_chan[ch].callback(ch, csr, dma_chan[ch].data);
842*4882a593Smuzhiyun 
843*4882a593Smuzhiyun 	return 1;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun 
omap1_dma_irq_handler(int irq,void * dev_id)846*4882a593Smuzhiyun static irqreturn_t omap1_dma_irq_handler(int irq, void *dev_id)
847*4882a593Smuzhiyun {
848*4882a593Smuzhiyun 	int ch = ((int) dev_id) - 1;
849*4882a593Smuzhiyun 	int handled = 0;
850*4882a593Smuzhiyun 
851*4882a593Smuzhiyun 	for (;;) {
852*4882a593Smuzhiyun 		int handled_now = 0;
853*4882a593Smuzhiyun 
854*4882a593Smuzhiyun 		handled_now += omap1_dma_handle_ch(ch);
855*4882a593Smuzhiyun 		if (enable_1510_mode && dma_chan[ch + 6].saved_csr)
856*4882a593Smuzhiyun 			handled_now += omap1_dma_handle_ch(ch + 6);
857*4882a593Smuzhiyun 		if (!handled_now)
858*4882a593Smuzhiyun 			break;
859*4882a593Smuzhiyun 		handled += handled_now;
860*4882a593Smuzhiyun 	}
861*4882a593Smuzhiyun 
862*4882a593Smuzhiyun 	return handled ? IRQ_HANDLED : IRQ_NONE;
863*4882a593Smuzhiyun }
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun #else
866*4882a593Smuzhiyun #define omap1_dma_irq_handler	NULL
867*4882a593Smuzhiyun #endif
868*4882a593Smuzhiyun 
omap_get_plat_info(void)869*4882a593Smuzhiyun struct omap_system_dma_plat_info *omap_get_plat_info(void)
870*4882a593Smuzhiyun {
871*4882a593Smuzhiyun 	return p;
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(omap_get_plat_info);
874*4882a593Smuzhiyun 
omap_system_dma_probe(struct platform_device * pdev)875*4882a593Smuzhiyun static int omap_system_dma_probe(struct platform_device *pdev)
876*4882a593Smuzhiyun {
877*4882a593Smuzhiyun 	int ch, ret = 0;
878*4882a593Smuzhiyun 	int dma_irq;
879*4882a593Smuzhiyun 	char irq_name[4];
880*4882a593Smuzhiyun 
881*4882a593Smuzhiyun 	p = pdev->dev.platform_data;
882*4882a593Smuzhiyun 	if (!p) {
883*4882a593Smuzhiyun 		dev_err(&pdev->dev,
884*4882a593Smuzhiyun 			"%s: System DMA initialized without platform data\n",
885*4882a593Smuzhiyun 			__func__);
886*4882a593Smuzhiyun 		return -EINVAL;
887*4882a593Smuzhiyun 	}
888*4882a593Smuzhiyun 
889*4882a593Smuzhiyun 	d			= p->dma_attr;
890*4882a593Smuzhiyun 	errata			= p->errata;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if ((d->dev_caps & RESERVE_CHANNEL) && omap_dma_reserve_channels
893*4882a593Smuzhiyun 			&& (omap_dma_reserve_channels < d->lch_count))
894*4882a593Smuzhiyun 		d->lch_count	= omap_dma_reserve_channels;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	dma_lch_count		= d->lch_count;
897*4882a593Smuzhiyun 	dma_chan_count		= dma_lch_count;
898*4882a593Smuzhiyun 	enable_1510_mode	= d->dev_caps & ENABLE_1510_MODE;
899*4882a593Smuzhiyun 
900*4882a593Smuzhiyun 	dma_chan = devm_kcalloc(&pdev->dev, dma_lch_count,
901*4882a593Smuzhiyun 				sizeof(*dma_chan), GFP_KERNEL);
902*4882a593Smuzhiyun 	if (!dma_chan)
903*4882a593Smuzhiyun 		return -ENOMEM;
904*4882a593Smuzhiyun 
905*4882a593Smuzhiyun 	spin_lock_init(&dma_chan_lock);
906*4882a593Smuzhiyun 	for (ch = 0; ch < dma_chan_count; ch++) {
907*4882a593Smuzhiyun 		omap_clear_dma(ch);
908*4882a593Smuzhiyun 
909*4882a593Smuzhiyun 		dma_chan[ch].dev_id = -1;
910*4882a593Smuzhiyun 		dma_chan[ch].next_lch = -1;
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 		if (ch >= 6 && enable_1510_mode)
913*4882a593Smuzhiyun 			continue;
914*4882a593Smuzhiyun 
915*4882a593Smuzhiyun 		if (dma_omap1()) {
916*4882a593Smuzhiyun 			/*
917*4882a593Smuzhiyun 			 * request_irq() doesn't like dev_id (ie. ch) being
918*4882a593Smuzhiyun 			 * zero, so we have to kludge around this.
919*4882a593Smuzhiyun 			 */
920*4882a593Smuzhiyun 			sprintf(&irq_name[0], "%d", ch);
921*4882a593Smuzhiyun 			dma_irq = platform_get_irq_byname(pdev, irq_name);
922*4882a593Smuzhiyun 
923*4882a593Smuzhiyun 			if (dma_irq < 0) {
924*4882a593Smuzhiyun 				ret = dma_irq;
925*4882a593Smuzhiyun 				goto exit_dma_irq_fail;
926*4882a593Smuzhiyun 			}
927*4882a593Smuzhiyun 
928*4882a593Smuzhiyun 			/* INT_DMA_LCD is handled in lcd_dma.c */
929*4882a593Smuzhiyun 			if (dma_irq == INT_DMA_LCD)
930*4882a593Smuzhiyun 				continue;
931*4882a593Smuzhiyun 
932*4882a593Smuzhiyun 			ret = request_irq(dma_irq,
933*4882a593Smuzhiyun 					omap1_dma_irq_handler, 0, "DMA",
934*4882a593Smuzhiyun 					(void *) (ch + 1));
935*4882a593Smuzhiyun 			if (ret != 0)
936*4882a593Smuzhiyun 				goto exit_dma_irq_fail;
937*4882a593Smuzhiyun 		}
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* reserve dma channels 0 and 1 in high security devices on 34xx */
941*4882a593Smuzhiyun 	if (d->dev_caps & HS_CHANNELS_RESERVED) {
942*4882a593Smuzhiyun 		pr_info("Reserving DMA channels 0 and 1 for HS ROM code\n");
943*4882a593Smuzhiyun 		dma_chan[0].dev_id = 0;
944*4882a593Smuzhiyun 		dma_chan[1].dev_id = 1;
945*4882a593Smuzhiyun 	}
946*4882a593Smuzhiyun 	p->show_dma_caps();
947*4882a593Smuzhiyun 	return 0;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun exit_dma_irq_fail:
950*4882a593Smuzhiyun 	return ret;
951*4882a593Smuzhiyun }
952*4882a593Smuzhiyun 
omap_system_dma_remove(struct platform_device * pdev)953*4882a593Smuzhiyun static int omap_system_dma_remove(struct platform_device *pdev)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	int dma_irq, irq_rel = 0;
956*4882a593Smuzhiyun 
957*4882a593Smuzhiyun 	if (dma_omap2plus())
958*4882a593Smuzhiyun 		return 0;
959*4882a593Smuzhiyun 
960*4882a593Smuzhiyun 	for ( ; irq_rel < dma_chan_count; irq_rel++) {
961*4882a593Smuzhiyun 		dma_irq = platform_get_irq(pdev, irq_rel);
962*4882a593Smuzhiyun 		free_irq(dma_irq, (void *)(irq_rel + 1));
963*4882a593Smuzhiyun 	}
964*4882a593Smuzhiyun 
965*4882a593Smuzhiyun 	return 0;
966*4882a593Smuzhiyun }
967*4882a593Smuzhiyun 
968*4882a593Smuzhiyun static struct platform_driver omap_system_dma_driver = {
969*4882a593Smuzhiyun 	.probe		= omap_system_dma_probe,
970*4882a593Smuzhiyun 	.remove		= omap_system_dma_remove,
971*4882a593Smuzhiyun 	.driver		= {
972*4882a593Smuzhiyun 		.name	= "omap_dma_system"
973*4882a593Smuzhiyun 	},
974*4882a593Smuzhiyun };
975*4882a593Smuzhiyun 
omap_system_dma_init(void)976*4882a593Smuzhiyun static int __init omap_system_dma_init(void)
977*4882a593Smuzhiyun {
978*4882a593Smuzhiyun 	return platform_driver_register(&omap_system_dma_driver);
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun arch_initcall(omap_system_dma_init);
981*4882a593Smuzhiyun 
omap_system_dma_exit(void)982*4882a593Smuzhiyun static void __exit omap_system_dma_exit(void)
983*4882a593Smuzhiyun {
984*4882a593Smuzhiyun 	platform_driver_unregister(&omap_system_dma_driver);
985*4882a593Smuzhiyun }
986*4882a593Smuzhiyun 
987*4882a593Smuzhiyun MODULE_DESCRIPTION("OMAP SYSTEM DMA DRIVER");
988*4882a593Smuzhiyun MODULE_LICENSE("GPL");
989*4882a593Smuzhiyun MODULE_AUTHOR("Texas Instruments Inc");
990*4882a593Smuzhiyun 
991*4882a593Smuzhiyun /*
992*4882a593Smuzhiyun  * Reserve the omap SDMA channels using cmdline bootarg
993*4882a593Smuzhiyun  * "omap_dma_reserve_ch=". The valid range is 1 to 32
994*4882a593Smuzhiyun  */
omap_dma_cmdline_reserve_ch(char * str)995*4882a593Smuzhiyun static int __init omap_dma_cmdline_reserve_ch(char *str)
996*4882a593Smuzhiyun {
997*4882a593Smuzhiyun 	if (get_option(&str, &omap_dma_reserve_channels) != 1)
998*4882a593Smuzhiyun 		omap_dma_reserve_channels = 0;
999*4882a593Smuzhiyun 	return 1;
1000*4882a593Smuzhiyun }
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun __setup("omap_dma_reserve_ch=", omap_dma_cmdline_reserve_ch);
1003*4882a593Smuzhiyun 
1004*4882a593Smuzhiyun 
1005