xref: /OK3568_Linux_fs/kernel/arch/arm/mm/proc-sa110.S (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun/* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun/*
3*4882a593Smuzhiyun *  linux/arch/arm/mm/proc-sa110.S
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun *  Copyright (C) 1997-2002 Russell King
6*4882a593Smuzhiyun *  hacked for non-paged-MM by Hyok S. Choi, 2003.
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun *  MMU functions for SA110
9*4882a593Smuzhiyun *
10*4882a593Smuzhiyun *  These are the low level assembler for performing cache and TLB
11*4882a593Smuzhiyun *  functions on the StrongARM-110.
12*4882a593Smuzhiyun */
13*4882a593Smuzhiyun#include <linux/linkage.h>
14*4882a593Smuzhiyun#include <linux/init.h>
15*4882a593Smuzhiyun#include <linux/pgtable.h>
16*4882a593Smuzhiyun#include <asm/assembler.h>
17*4882a593Smuzhiyun#include <asm/asm-offsets.h>
18*4882a593Smuzhiyun#include <asm/hwcap.h>
19*4882a593Smuzhiyun#include <mach/hardware.h>
20*4882a593Smuzhiyun#include <asm/pgtable-hwdef.h>
21*4882a593Smuzhiyun#include <asm/ptrace.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun#include "proc-macros.S"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun/*
26*4882a593Smuzhiyun * the cache line size of the I and D cache
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun#define DCACHELINESIZE	32
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun	.text
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun/*
33*4882a593Smuzhiyun * cpu_sa110_proc_init()
34*4882a593Smuzhiyun */
35*4882a593SmuzhiyunENTRY(cpu_sa110_proc_init)
36*4882a593Smuzhiyun	mov	r0, #0
37*4882a593Smuzhiyun	mcr	p15, 0, r0, c15, c1, 2		@ Enable clock switching
38*4882a593Smuzhiyun	ret	lr
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun/*
41*4882a593Smuzhiyun * cpu_sa110_proc_fin()
42*4882a593Smuzhiyun */
43*4882a593SmuzhiyunENTRY(cpu_sa110_proc_fin)
44*4882a593Smuzhiyun	mov	r0, #0
45*4882a593Smuzhiyun	mcr	p15, 0, r0, c15, c2, 2		@ Disable clock switching
46*4882a593Smuzhiyun	mrc	p15, 0, r0, c1, c0, 0		@ ctrl register
47*4882a593Smuzhiyun	bic	r0, r0, #0x1000			@ ...i............
48*4882a593Smuzhiyun	bic	r0, r0, #0x000e			@ ............wca.
49*4882a593Smuzhiyun	mcr	p15, 0, r0, c1, c0, 0		@ disable caches
50*4882a593Smuzhiyun	ret	lr
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun/*
53*4882a593Smuzhiyun * cpu_sa110_reset(loc)
54*4882a593Smuzhiyun *
55*4882a593Smuzhiyun * Perform a soft reset of the system.  Put the CPU into the
56*4882a593Smuzhiyun * same state as it would be if it had been reset, and branch
57*4882a593Smuzhiyun * to what would be the reset vector.
58*4882a593Smuzhiyun *
59*4882a593Smuzhiyun * loc: location to jump to for soft reset
60*4882a593Smuzhiyun */
61*4882a593Smuzhiyun	.align	5
62*4882a593Smuzhiyun	.pushsection	.idmap.text, "ax"
63*4882a593SmuzhiyunENTRY(cpu_sa110_reset)
64*4882a593Smuzhiyun	mov	ip, #0
65*4882a593Smuzhiyun	mcr	p15, 0, ip, c7, c7, 0		@ invalidate I,D caches
66*4882a593Smuzhiyun	mcr	p15, 0, ip, c7, c10, 4		@ drain WB
67*4882a593Smuzhiyun#ifdef CONFIG_MMU
68*4882a593Smuzhiyun	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
69*4882a593Smuzhiyun#endif
70*4882a593Smuzhiyun	mrc	p15, 0, ip, c1, c0, 0		@ ctrl register
71*4882a593Smuzhiyun	bic	ip, ip, #0x000f			@ ............wcam
72*4882a593Smuzhiyun	bic	ip, ip, #0x1100			@ ...i...s........
73*4882a593Smuzhiyun	mcr	p15, 0, ip, c1, c0, 0		@ ctrl register
74*4882a593Smuzhiyun	ret	r0
75*4882a593SmuzhiyunENDPROC(cpu_sa110_reset)
76*4882a593Smuzhiyun	.popsection
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun/*
79*4882a593Smuzhiyun * cpu_sa110_do_idle(type)
80*4882a593Smuzhiyun *
81*4882a593Smuzhiyun * Cause the processor to idle
82*4882a593Smuzhiyun *
83*4882a593Smuzhiyun * type: call type:
84*4882a593Smuzhiyun *   0 = slow idle
85*4882a593Smuzhiyun *   1 = fast idle
86*4882a593Smuzhiyun *   2 = switch to slow processor clock
87*4882a593Smuzhiyun *   3 = switch to fast processor clock
88*4882a593Smuzhiyun */
89*4882a593Smuzhiyun	.align	5
90*4882a593Smuzhiyun
91*4882a593SmuzhiyunENTRY(cpu_sa110_do_idle)
92*4882a593Smuzhiyun	mcr	p15, 0, ip, c15, c2, 2		@ disable clock switching
93*4882a593Smuzhiyun	ldr	r1, =UNCACHEABLE_ADDR		@ load from uncacheable loc
94*4882a593Smuzhiyun	ldr	r1, [r1, #0]			@ force switch to MCLK
95*4882a593Smuzhiyun	mov	r0, r0				@ safety
96*4882a593Smuzhiyun	mov	r0, r0				@ safety
97*4882a593Smuzhiyun	mov	r0, r0				@ safety
98*4882a593Smuzhiyun	mcr	p15, 0, r0, c15, c8, 2		@ Wait for interrupt, cache aligned
99*4882a593Smuzhiyun	mov	r0, r0				@ safety
100*4882a593Smuzhiyun	mov	r0, r0				@ safety
101*4882a593Smuzhiyun	mov	r0, r0				@ safety
102*4882a593Smuzhiyun	mcr	p15, 0, r0, c15, c1, 2		@ enable clock switching
103*4882a593Smuzhiyun	ret	lr
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun/* ================================= CACHE ================================ */
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun/*
108*4882a593Smuzhiyun * cpu_sa110_dcache_clean_area(addr,sz)
109*4882a593Smuzhiyun *
110*4882a593Smuzhiyun * Clean the specified entry of any caches such that the MMU
111*4882a593Smuzhiyun * translation fetches will obtain correct data.
112*4882a593Smuzhiyun *
113*4882a593Smuzhiyun * addr: cache-unaligned virtual address
114*4882a593Smuzhiyun */
115*4882a593Smuzhiyun	.align	5
116*4882a593SmuzhiyunENTRY(cpu_sa110_dcache_clean_area)
117*4882a593Smuzhiyun1:	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
118*4882a593Smuzhiyun	add	r0, r0, #DCACHELINESIZE
119*4882a593Smuzhiyun	subs	r1, r1, #DCACHELINESIZE
120*4882a593Smuzhiyun	bhi	1b
121*4882a593Smuzhiyun	ret	lr
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun/* =============================== PageTable ============================== */
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun/*
126*4882a593Smuzhiyun * cpu_sa110_switch_mm(pgd)
127*4882a593Smuzhiyun *
128*4882a593Smuzhiyun * Set the translation base pointer to be as described by pgd.
129*4882a593Smuzhiyun *
130*4882a593Smuzhiyun * pgd: new page tables
131*4882a593Smuzhiyun */
132*4882a593Smuzhiyun	.align	5
133*4882a593SmuzhiyunENTRY(cpu_sa110_switch_mm)
134*4882a593Smuzhiyun#ifdef CONFIG_MMU
135*4882a593Smuzhiyun	str	lr, [sp, #-4]!
136*4882a593Smuzhiyun	bl	v4wb_flush_kern_cache_all	@ clears IP
137*4882a593Smuzhiyun	mcr	p15, 0, r0, c2, c0, 0		@ load page table pointer
138*4882a593Smuzhiyun	mcr	p15, 0, ip, c8, c7, 0		@ invalidate I & D TLBs
139*4882a593Smuzhiyun	ldr	pc, [sp], #4
140*4882a593Smuzhiyun#else
141*4882a593Smuzhiyun	ret	lr
142*4882a593Smuzhiyun#endif
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun/*
145*4882a593Smuzhiyun * cpu_sa110_set_pte_ext(ptep, pte, ext)
146*4882a593Smuzhiyun *
147*4882a593Smuzhiyun * Set a PTE and flush it out
148*4882a593Smuzhiyun */
149*4882a593Smuzhiyun	.align	5
150*4882a593SmuzhiyunENTRY(cpu_sa110_set_pte_ext)
151*4882a593Smuzhiyun#ifdef CONFIG_MMU
152*4882a593Smuzhiyun	armv3_set_pte_ext wc_disable=0
153*4882a593Smuzhiyun	mov	r0, r0
154*4882a593Smuzhiyun	mcr	p15, 0, r0, c7, c10, 1		@ clean D entry
155*4882a593Smuzhiyun	mcr	p15, 0, r0, c7, c10, 4		@ drain WB
156*4882a593Smuzhiyun#endif
157*4882a593Smuzhiyun	ret	lr
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun	.type	__sa110_setup, #function
160*4882a593Smuzhiyun__sa110_setup:
161*4882a593Smuzhiyun	mov	r10, #0
162*4882a593Smuzhiyun	mcr	p15, 0, r10, c7, c7		@ invalidate I,D caches on v4
163*4882a593Smuzhiyun	mcr	p15, 0, r10, c7, c10, 4		@ drain write buffer on v4
164*4882a593Smuzhiyun#ifdef CONFIG_MMU
165*4882a593Smuzhiyun	mcr	p15, 0, r10, c8, c7		@ invalidate I,D TLBs on v4
166*4882a593Smuzhiyun#endif
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun	adr	r5, sa110_crval
169*4882a593Smuzhiyun	ldmia	r5, {r5, r6}
170*4882a593Smuzhiyun	mrc	p15, 0, r0, c1, c0		@ get control register v4
171*4882a593Smuzhiyun	bic	r0, r0, r5
172*4882a593Smuzhiyun	orr	r0, r0, r6
173*4882a593Smuzhiyun	ret	lr
174*4882a593Smuzhiyun	.size	__sa110_setup, . - __sa110_setup
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun	/*
177*4882a593Smuzhiyun	 *  R
178*4882a593Smuzhiyun	 * .RVI ZFRS BLDP WCAM
179*4882a593Smuzhiyun	 * ..01 0001 ..11 1101
180*4882a593Smuzhiyun	 *
181*4882a593Smuzhiyun	 */
182*4882a593Smuzhiyun	.type	sa110_crval, #object
183*4882a593Smuzhiyunsa110_crval:
184*4882a593Smuzhiyun	crval	clear=0x00003f3f, mmuset=0x0000113d, ucset=0x00001130
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun	__INITDATA
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun	@ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
189*4882a593Smuzhiyun	define_processor_functions sa110, dabort=v4_early_abort, pabort=legacy_pabort
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun	.section ".rodata"
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun	string	cpu_arch_name, "armv4"
194*4882a593Smuzhiyun	string	cpu_elf_name, "v4"
195*4882a593Smuzhiyun	string	cpu_sa110_name, "StrongARM-110"
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun	.align
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun	.section ".proc.info.init", "a"
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun	.type	__sa110_proc_info,#object
202*4882a593Smuzhiyun__sa110_proc_info:
203*4882a593Smuzhiyun	.long	0x4401a100
204*4882a593Smuzhiyun	.long	0xfffffff0
205*4882a593Smuzhiyun	.long   PMD_TYPE_SECT | \
206*4882a593Smuzhiyun		PMD_SECT_BUFFERABLE | \
207*4882a593Smuzhiyun		PMD_SECT_CACHEABLE | \
208*4882a593Smuzhiyun		PMD_SECT_AP_WRITE | \
209*4882a593Smuzhiyun		PMD_SECT_AP_READ
210*4882a593Smuzhiyun	.long   PMD_TYPE_SECT | \
211*4882a593Smuzhiyun		PMD_SECT_AP_WRITE | \
212*4882a593Smuzhiyun		PMD_SECT_AP_READ
213*4882a593Smuzhiyun	initfn	__sa110_setup, __sa110_proc_info
214*4882a593Smuzhiyun	.long	cpu_arch_name
215*4882a593Smuzhiyun	.long	cpu_elf_name
216*4882a593Smuzhiyun	.long	HWCAP_SWP | HWCAP_HALF | HWCAP_26BIT | HWCAP_FAST_MULT
217*4882a593Smuzhiyun	.long	cpu_sa110_name
218*4882a593Smuzhiyun	.long	sa110_processor_functions
219*4882a593Smuzhiyun	.long	v4wb_tlb_fns
220*4882a593Smuzhiyun	.long	v4wb_user_fns
221*4882a593Smuzhiyun	.long	v4wb_cache_fns
222*4882a593Smuzhiyun	.size	__sa110_proc_info, . - __sa110_proc_info
223