1*4882a593Smuzhiyun/* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * linux/arch/arm/mm/proc-arm920.S: MMU functions for ARM920 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 1999,2000 ARM Limited 6*4882a593Smuzhiyun * Copyright (C) 2000 Deep Blue Solutions Ltd. 7*4882a593Smuzhiyun * hacked for non-paged-MM by Hyok S. Choi, 2003. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * These are the low level assembler for performing cache and TLB 10*4882a593Smuzhiyun * functions on the arm920. 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * CONFIG_CPU_ARM920_CPU_IDLE -> nohlt 13*4882a593Smuzhiyun */ 14*4882a593Smuzhiyun#include <linux/linkage.h> 15*4882a593Smuzhiyun#include <linux/init.h> 16*4882a593Smuzhiyun#include <linux/pgtable.h> 17*4882a593Smuzhiyun#include <asm/assembler.h> 18*4882a593Smuzhiyun#include <asm/hwcap.h> 19*4882a593Smuzhiyun#include <asm/pgtable-hwdef.h> 20*4882a593Smuzhiyun#include <asm/page.h> 21*4882a593Smuzhiyun#include <asm/ptrace.h> 22*4882a593Smuzhiyun#include "proc-macros.S" 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun/* 25*4882a593Smuzhiyun * The size of one data cache line. 26*4882a593Smuzhiyun */ 27*4882a593Smuzhiyun#define CACHE_DLINESIZE 32 28*4882a593Smuzhiyun 29*4882a593Smuzhiyun/* 30*4882a593Smuzhiyun * The number of data cache segments. 31*4882a593Smuzhiyun */ 32*4882a593Smuzhiyun#define CACHE_DSEGMENTS 8 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun/* 35*4882a593Smuzhiyun * The number of lines in a cache segment. 36*4882a593Smuzhiyun */ 37*4882a593Smuzhiyun#define CACHE_DENTRIES 64 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun/* 40*4882a593Smuzhiyun * This is the size at which it becomes more efficient to 41*4882a593Smuzhiyun * clean the whole cache, rather than using the individual 42*4882a593Smuzhiyun * cache line maintenance instructions. 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun#define CACHE_DLIMIT 65536 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun .text 48*4882a593Smuzhiyun/* 49*4882a593Smuzhiyun * cpu_arm920_proc_init() 50*4882a593Smuzhiyun */ 51*4882a593SmuzhiyunENTRY(cpu_arm920_proc_init) 52*4882a593Smuzhiyun ret lr 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun/* 55*4882a593Smuzhiyun * cpu_arm920_proc_fin() 56*4882a593Smuzhiyun */ 57*4882a593SmuzhiyunENTRY(cpu_arm920_proc_fin) 58*4882a593Smuzhiyun mrc p15, 0, r0, c1, c0, 0 @ ctrl register 59*4882a593Smuzhiyun bic r0, r0, #0x1000 @ ...i............ 60*4882a593Smuzhiyun bic r0, r0, #0x000e @ ............wca. 61*4882a593Smuzhiyun mcr p15, 0, r0, c1, c0, 0 @ disable caches 62*4882a593Smuzhiyun ret lr 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun/* 65*4882a593Smuzhiyun * cpu_arm920_reset(loc) 66*4882a593Smuzhiyun * 67*4882a593Smuzhiyun * Perform a soft reset of the system. Put the CPU into the 68*4882a593Smuzhiyun * same state as it would be if it had been reset, and branch 69*4882a593Smuzhiyun * to what would be the reset vector. 70*4882a593Smuzhiyun * 71*4882a593Smuzhiyun * loc: location to jump to for soft reset 72*4882a593Smuzhiyun */ 73*4882a593Smuzhiyun .align 5 74*4882a593Smuzhiyun .pushsection .idmap.text, "ax" 75*4882a593SmuzhiyunENTRY(cpu_arm920_reset) 76*4882a593Smuzhiyun mov ip, #0 77*4882a593Smuzhiyun mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches 78*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 79*4882a593Smuzhiyun#ifdef CONFIG_MMU 80*4882a593Smuzhiyun mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 81*4882a593Smuzhiyun#endif 82*4882a593Smuzhiyun mrc p15, 0, ip, c1, c0, 0 @ ctrl register 83*4882a593Smuzhiyun bic ip, ip, #0x000f @ ............wcam 84*4882a593Smuzhiyun bic ip, ip, #0x1100 @ ...i...s........ 85*4882a593Smuzhiyun mcr p15, 0, ip, c1, c0, 0 @ ctrl register 86*4882a593Smuzhiyun ret r0 87*4882a593SmuzhiyunENDPROC(cpu_arm920_reset) 88*4882a593Smuzhiyun .popsection 89*4882a593Smuzhiyun 90*4882a593Smuzhiyun/* 91*4882a593Smuzhiyun * cpu_arm920_do_idle() 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun .align 5 94*4882a593SmuzhiyunENTRY(cpu_arm920_do_idle) 95*4882a593Smuzhiyun mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 96*4882a593Smuzhiyun ret lr 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun/* 102*4882a593Smuzhiyun * flush_icache_all() 103*4882a593Smuzhiyun * 104*4882a593Smuzhiyun * Unconditionally clean and invalidate the entire icache. 105*4882a593Smuzhiyun */ 106*4882a593SmuzhiyunENTRY(arm920_flush_icache_all) 107*4882a593Smuzhiyun mov r0, #0 108*4882a593Smuzhiyun mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 109*4882a593Smuzhiyun ret lr 110*4882a593SmuzhiyunENDPROC(arm920_flush_icache_all) 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun/* 113*4882a593Smuzhiyun * flush_user_cache_all() 114*4882a593Smuzhiyun * 115*4882a593Smuzhiyun * Invalidate all cache entries in a particular address 116*4882a593Smuzhiyun * space. 117*4882a593Smuzhiyun */ 118*4882a593SmuzhiyunENTRY(arm920_flush_user_cache_all) 119*4882a593Smuzhiyun /* FALLTHROUGH */ 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun/* 122*4882a593Smuzhiyun * flush_kern_cache_all() 123*4882a593Smuzhiyun * 124*4882a593Smuzhiyun * Clean and invalidate the entire cache. 125*4882a593Smuzhiyun */ 126*4882a593SmuzhiyunENTRY(arm920_flush_kern_cache_all) 127*4882a593Smuzhiyun mov r2, #VM_EXEC 128*4882a593Smuzhiyun mov ip, #0 129*4882a593Smuzhiyun__flush_whole_cache: 130*4882a593Smuzhiyun mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 8 segments 131*4882a593Smuzhiyun1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries 132*4882a593Smuzhiyun2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index 133*4882a593Smuzhiyun subs r3, r3, #1 << 26 134*4882a593Smuzhiyun bcs 2b @ entries 63 to 0 135*4882a593Smuzhiyun subs r1, r1, #1 << 5 136*4882a593Smuzhiyun bcs 1b @ segments 7 to 0 137*4882a593Smuzhiyun tst r2, #VM_EXEC 138*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 139*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 @ drain WB 140*4882a593Smuzhiyun ret lr 141*4882a593Smuzhiyun 142*4882a593Smuzhiyun/* 143*4882a593Smuzhiyun * flush_user_cache_range(start, end, flags) 144*4882a593Smuzhiyun * 145*4882a593Smuzhiyun * Invalidate a range of cache entries in the specified 146*4882a593Smuzhiyun * address space. 147*4882a593Smuzhiyun * 148*4882a593Smuzhiyun * - start - start address (inclusive) 149*4882a593Smuzhiyun * - end - end address (exclusive) 150*4882a593Smuzhiyun * - flags - vm_flags for address space 151*4882a593Smuzhiyun */ 152*4882a593SmuzhiyunENTRY(arm920_flush_user_cache_range) 153*4882a593Smuzhiyun mov ip, #0 154*4882a593Smuzhiyun sub r3, r1, r0 @ calculate total size 155*4882a593Smuzhiyun cmp r3, #CACHE_DLIMIT 156*4882a593Smuzhiyun bhs __flush_whole_cache 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 159*4882a593Smuzhiyun tst r2, #VM_EXEC 160*4882a593Smuzhiyun mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry 161*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 162*4882a593Smuzhiyun cmp r0, r1 163*4882a593Smuzhiyun blo 1b 164*4882a593Smuzhiyun tst r2, #VM_EXEC 165*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 @ drain WB 166*4882a593Smuzhiyun ret lr 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun/* 169*4882a593Smuzhiyun * coherent_kern_range(start, end) 170*4882a593Smuzhiyun * 171*4882a593Smuzhiyun * Ensure coherency between the Icache and the Dcache in the 172*4882a593Smuzhiyun * region described by start, end. If you have non-snooping 173*4882a593Smuzhiyun * Harvard caches, you need to implement this function. 174*4882a593Smuzhiyun * 175*4882a593Smuzhiyun * - start - virtual start address 176*4882a593Smuzhiyun * - end - virtual end address 177*4882a593Smuzhiyun */ 178*4882a593SmuzhiyunENTRY(arm920_coherent_kern_range) 179*4882a593Smuzhiyun /* FALLTHROUGH */ 180*4882a593Smuzhiyun 181*4882a593Smuzhiyun/* 182*4882a593Smuzhiyun * coherent_user_range(start, end) 183*4882a593Smuzhiyun * 184*4882a593Smuzhiyun * Ensure coherency between the Icache and the Dcache in the 185*4882a593Smuzhiyun * region described by start, end. If you have non-snooping 186*4882a593Smuzhiyun * Harvard caches, you need to implement this function. 187*4882a593Smuzhiyun * 188*4882a593Smuzhiyun * - start - virtual start address 189*4882a593Smuzhiyun * - end - virtual end address 190*4882a593Smuzhiyun */ 191*4882a593SmuzhiyunENTRY(arm920_coherent_user_range) 192*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 193*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 194*4882a593Smuzhiyun mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry 195*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 196*4882a593Smuzhiyun cmp r0, r1 197*4882a593Smuzhiyun blo 1b 198*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 199*4882a593Smuzhiyun mov r0, #0 200*4882a593Smuzhiyun ret lr 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun/* 203*4882a593Smuzhiyun * flush_kern_dcache_area(void *addr, size_t size) 204*4882a593Smuzhiyun * 205*4882a593Smuzhiyun * Ensure no D cache aliasing occurs, either with itself or 206*4882a593Smuzhiyun * the I cache 207*4882a593Smuzhiyun * 208*4882a593Smuzhiyun * - addr - kernel address 209*4882a593Smuzhiyun * - size - region size 210*4882a593Smuzhiyun */ 211*4882a593SmuzhiyunENTRY(arm920_flush_kern_dcache_area) 212*4882a593Smuzhiyun add r1, r0, r1 213*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 214*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 215*4882a593Smuzhiyun cmp r0, r1 216*4882a593Smuzhiyun blo 1b 217*4882a593Smuzhiyun mov r0, #0 218*4882a593Smuzhiyun mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 219*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 220*4882a593Smuzhiyun ret lr 221*4882a593Smuzhiyun 222*4882a593Smuzhiyun/* 223*4882a593Smuzhiyun * dma_inv_range(start, end) 224*4882a593Smuzhiyun * 225*4882a593Smuzhiyun * Invalidate (discard) the specified virtual address range. 226*4882a593Smuzhiyun * May not write back any entries. If 'start' or 'end' 227*4882a593Smuzhiyun * are not cache line aligned, those lines must be written 228*4882a593Smuzhiyun * back. 229*4882a593Smuzhiyun * 230*4882a593Smuzhiyun * - start - virtual start address 231*4882a593Smuzhiyun * - end - virtual end address 232*4882a593Smuzhiyun * 233*4882a593Smuzhiyun * (same as v4wb) 234*4882a593Smuzhiyun */ 235*4882a593Smuzhiyunarm920_dma_inv_range: 236*4882a593Smuzhiyun tst r0, #CACHE_DLINESIZE - 1 237*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 238*4882a593Smuzhiyun mcrne p15, 0, r0, c7, c10, 1 @ clean D entry 239*4882a593Smuzhiyun tst r1, #CACHE_DLINESIZE - 1 240*4882a593Smuzhiyun mcrne p15, 0, r1, c7, c10, 1 @ clean D entry 241*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 242*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 243*4882a593Smuzhiyun cmp r0, r1 244*4882a593Smuzhiyun blo 1b 245*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 246*4882a593Smuzhiyun ret lr 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun/* 249*4882a593Smuzhiyun * dma_clean_range(start, end) 250*4882a593Smuzhiyun * 251*4882a593Smuzhiyun * Clean the specified virtual address range. 252*4882a593Smuzhiyun * 253*4882a593Smuzhiyun * - start - virtual start address 254*4882a593Smuzhiyun * - end - virtual end address 255*4882a593Smuzhiyun * 256*4882a593Smuzhiyun * (same as v4wb) 257*4882a593Smuzhiyun */ 258*4882a593Smuzhiyunarm920_dma_clean_range: 259*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 260*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 261*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 262*4882a593Smuzhiyun cmp r0, r1 263*4882a593Smuzhiyun blo 1b 264*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 265*4882a593Smuzhiyun ret lr 266*4882a593Smuzhiyun 267*4882a593Smuzhiyun/* 268*4882a593Smuzhiyun * dma_flush_range(start, end) 269*4882a593Smuzhiyun * 270*4882a593Smuzhiyun * Clean and invalidate the specified virtual address range. 271*4882a593Smuzhiyun * 272*4882a593Smuzhiyun * - start - virtual start address 273*4882a593Smuzhiyun * - end - virtual end address 274*4882a593Smuzhiyun */ 275*4882a593SmuzhiyunENTRY(arm920_dma_flush_range) 276*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 277*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 278*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 279*4882a593Smuzhiyun cmp r0, r1 280*4882a593Smuzhiyun blo 1b 281*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 282*4882a593Smuzhiyun ret lr 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun/* 285*4882a593Smuzhiyun * dma_map_area(start, size, dir) 286*4882a593Smuzhiyun * - start - kernel virtual start address 287*4882a593Smuzhiyun * - size - size of region 288*4882a593Smuzhiyun * - dir - DMA direction 289*4882a593Smuzhiyun */ 290*4882a593SmuzhiyunENTRY(arm920_dma_map_area) 291*4882a593Smuzhiyun add r1, r1, r0 292*4882a593Smuzhiyun cmp r2, #DMA_TO_DEVICE 293*4882a593Smuzhiyun beq arm920_dma_clean_range 294*4882a593Smuzhiyun bcs arm920_dma_inv_range 295*4882a593Smuzhiyun b arm920_dma_flush_range 296*4882a593SmuzhiyunENDPROC(arm920_dma_map_area) 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun/* 299*4882a593Smuzhiyun * dma_unmap_area(start, size, dir) 300*4882a593Smuzhiyun * - start - kernel virtual start address 301*4882a593Smuzhiyun * - size - size of region 302*4882a593Smuzhiyun * - dir - DMA direction 303*4882a593Smuzhiyun */ 304*4882a593SmuzhiyunENTRY(arm920_dma_unmap_area) 305*4882a593Smuzhiyun ret lr 306*4882a593SmuzhiyunENDPROC(arm920_dma_unmap_area) 307*4882a593Smuzhiyun 308*4882a593Smuzhiyun .globl arm920_flush_kern_cache_louis 309*4882a593Smuzhiyun .equ arm920_flush_kern_cache_louis, arm920_flush_kern_cache_all 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S) 312*4882a593Smuzhiyun define_cache_functions arm920 313*4882a593Smuzhiyun#endif 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun 316*4882a593SmuzhiyunENTRY(cpu_arm920_dcache_clean_area) 317*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 318*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 319*4882a593Smuzhiyun subs r1, r1, #CACHE_DLINESIZE 320*4882a593Smuzhiyun bhi 1b 321*4882a593Smuzhiyun ret lr 322*4882a593Smuzhiyun 323*4882a593Smuzhiyun/* =============================== PageTable ============================== */ 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun/* 326*4882a593Smuzhiyun * cpu_arm920_switch_mm(pgd) 327*4882a593Smuzhiyun * 328*4882a593Smuzhiyun * Set the translation base pointer to be as described by pgd. 329*4882a593Smuzhiyun * 330*4882a593Smuzhiyun * pgd: new page tables 331*4882a593Smuzhiyun */ 332*4882a593Smuzhiyun .align 5 333*4882a593SmuzhiyunENTRY(cpu_arm920_switch_mm) 334*4882a593Smuzhiyun#ifdef CONFIG_MMU 335*4882a593Smuzhiyun mov ip, #0 336*4882a593Smuzhiyun#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 337*4882a593Smuzhiyun mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache 338*4882a593Smuzhiyun#else 339*4882a593Smuzhiyun@ && 'Clean & Invalidate whole DCache' 340*4882a593Smuzhiyun@ && Re-written to use Index Ops. 341*4882a593Smuzhiyun@ && Uses registers r1, r3 and ip 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 8 segments 344*4882a593Smuzhiyun1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries 345*4882a593Smuzhiyun2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index 346*4882a593Smuzhiyun subs r3, r3, #1 << 26 347*4882a593Smuzhiyun bcs 2b @ entries 63 to 0 348*4882a593Smuzhiyun subs r1, r1, #1 << 5 349*4882a593Smuzhiyun bcs 1b @ segments 7 to 0 350*4882a593Smuzhiyun#endif 351*4882a593Smuzhiyun mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache 352*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 353*4882a593Smuzhiyun mcr p15, 0, r0, c2, c0, 0 @ load page table pointer 354*4882a593Smuzhiyun mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 355*4882a593Smuzhiyun#endif 356*4882a593Smuzhiyun ret lr 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun/* 359*4882a593Smuzhiyun * cpu_arm920_set_pte(ptep, pte, ext) 360*4882a593Smuzhiyun * 361*4882a593Smuzhiyun * Set a PTE and flush it out 362*4882a593Smuzhiyun */ 363*4882a593Smuzhiyun .align 5 364*4882a593SmuzhiyunENTRY(cpu_arm920_set_pte_ext) 365*4882a593Smuzhiyun#ifdef CONFIG_MMU 366*4882a593Smuzhiyun armv3_set_pte_ext 367*4882a593Smuzhiyun mov r0, r0 368*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 1 @ clean D entry 369*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 370*4882a593Smuzhiyun#endif 371*4882a593Smuzhiyun ret lr 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun/* Suspend/resume support: taken from arch/arm/plat-s3c24xx/sleep.S */ 374*4882a593Smuzhiyun.globl cpu_arm920_suspend_size 375*4882a593Smuzhiyun.equ cpu_arm920_suspend_size, 4 * 3 376*4882a593Smuzhiyun#ifdef CONFIG_ARM_CPU_SUSPEND 377*4882a593SmuzhiyunENTRY(cpu_arm920_do_suspend) 378*4882a593Smuzhiyun stmfd sp!, {r4 - r6, lr} 379*4882a593Smuzhiyun mrc p15, 0, r4, c13, c0, 0 @ PID 380*4882a593Smuzhiyun mrc p15, 0, r5, c3, c0, 0 @ Domain ID 381*4882a593Smuzhiyun mrc p15, 0, r6, c1, c0, 0 @ Control register 382*4882a593Smuzhiyun stmia r0, {r4 - r6} 383*4882a593Smuzhiyun ldmfd sp!, {r4 - r6, pc} 384*4882a593SmuzhiyunENDPROC(cpu_arm920_do_suspend) 385*4882a593Smuzhiyun 386*4882a593SmuzhiyunENTRY(cpu_arm920_do_resume) 387*4882a593Smuzhiyun mov ip, #0 388*4882a593Smuzhiyun mcr p15, 0, ip, c8, c7, 0 @ invalidate I+D TLBs 389*4882a593Smuzhiyun mcr p15, 0, ip, c7, c7, 0 @ invalidate I+D caches 390*4882a593Smuzhiyun ldmia r0, {r4 - r6} 391*4882a593Smuzhiyun mcr p15, 0, r4, c13, c0, 0 @ PID 392*4882a593Smuzhiyun mcr p15, 0, r5, c3, c0, 0 @ Domain ID 393*4882a593Smuzhiyun mcr p15, 0, r1, c2, c0, 0 @ TTB address 394*4882a593Smuzhiyun mov r0, r6 @ control register 395*4882a593Smuzhiyun b cpu_resume_mmu 396*4882a593SmuzhiyunENDPROC(cpu_arm920_do_resume) 397*4882a593Smuzhiyun#endif 398*4882a593Smuzhiyun 399*4882a593Smuzhiyun .type __arm920_setup, #function 400*4882a593Smuzhiyun__arm920_setup: 401*4882a593Smuzhiyun mov r0, #0 402*4882a593Smuzhiyun mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 403*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 404*4882a593Smuzhiyun#ifdef CONFIG_MMU 405*4882a593Smuzhiyun mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 406*4882a593Smuzhiyun#endif 407*4882a593Smuzhiyun adr r5, arm920_crval 408*4882a593Smuzhiyun ldmia r5, {r5, r6} 409*4882a593Smuzhiyun mrc p15, 0, r0, c1, c0 @ get control register v4 410*4882a593Smuzhiyun bic r0, r0, r5 411*4882a593Smuzhiyun orr r0, r0, r6 412*4882a593Smuzhiyun ret lr 413*4882a593Smuzhiyun .size __arm920_setup, . - __arm920_setup 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun /* 416*4882a593Smuzhiyun * R 417*4882a593Smuzhiyun * .RVI ZFRS BLDP WCAM 418*4882a593Smuzhiyun * ..11 0001 ..11 0101 419*4882a593Smuzhiyun * 420*4882a593Smuzhiyun */ 421*4882a593Smuzhiyun .type arm920_crval, #object 422*4882a593Smuzhiyunarm920_crval: 423*4882a593Smuzhiyun crval clear=0x00003f3f, mmuset=0x00003135, ucset=0x00001130 424*4882a593Smuzhiyun 425*4882a593Smuzhiyun __INITDATA 426*4882a593Smuzhiyun @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) 427*4882a593Smuzhiyun define_processor_functions arm920, dabort=v4t_early_abort, pabort=legacy_pabort, suspend=1 428*4882a593Smuzhiyun 429*4882a593Smuzhiyun .section ".rodata" 430*4882a593Smuzhiyun 431*4882a593Smuzhiyun string cpu_arch_name, "armv4t" 432*4882a593Smuzhiyun string cpu_elf_name, "v4" 433*4882a593Smuzhiyun string cpu_arm920_name, "ARM920T" 434*4882a593Smuzhiyun 435*4882a593Smuzhiyun .align 436*4882a593Smuzhiyun 437*4882a593Smuzhiyun .section ".proc.info.init", "a" 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun .type __arm920_proc_info,#object 440*4882a593Smuzhiyun__arm920_proc_info: 441*4882a593Smuzhiyun .long 0x41009200 442*4882a593Smuzhiyun .long 0xff00fff0 443*4882a593Smuzhiyun .long PMD_TYPE_SECT | \ 444*4882a593Smuzhiyun PMD_SECT_BUFFERABLE | \ 445*4882a593Smuzhiyun PMD_SECT_CACHEABLE | \ 446*4882a593Smuzhiyun PMD_BIT4 | \ 447*4882a593Smuzhiyun PMD_SECT_AP_WRITE | \ 448*4882a593Smuzhiyun PMD_SECT_AP_READ 449*4882a593Smuzhiyun .long PMD_TYPE_SECT | \ 450*4882a593Smuzhiyun PMD_BIT4 | \ 451*4882a593Smuzhiyun PMD_SECT_AP_WRITE | \ 452*4882a593Smuzhiyun PMD_SECT_AP_READ 453*4882a593Smuzhiyun initfn __arm920_setup, __arm920_proc_info 454*4882a593Smuzhiyun .long cpu_arch_name 455*4882a593Smuzhiyun .long cpu_elf_name 456*4882a593Smuzhiyun .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB 457*4882a593Smuzhiyun .long cpu_arm920_name 458*4882a593Smuzhiyun .long arm920_processor_functions 459*4882a593Smuzhiyun .long v4wbi_tlb_fns 460*4882a593Smuzhiyun .long v4wb_user_fns 461*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_WRITETHROUGH 462*4882a593Smuzhiyun .long arm920_cache_fns 463*4882a593Smuzhiyun#else 464*4882a593Smuzhiyun .long v4wt_cache_fns 465*4882a593Smuzhiyun#endif 466*4882a593Smuzhiyun .size __arm920_proc_info, . - __arm920_proc_info 467