1*4882a593Smuzhiyun/* SPDX-License-Identifier: GPL-2.0-or-later */ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * linux/arch/arm/mm/proc-arm1020.S: MMU functions for ARM1020 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2000 ARM Limited 6*4882a593Smuzhiyun * Copyright (C) 2000 Deep Blue Solutions Ltd. 7*4882a593Smuzhiyun * hacked for non-paged-MM by Hyok S. Choi, 2003. 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * These are the low level assembler for performing cache and TLB 10*4882a593Smuzhiyun * functions on the arm1020. 11*4882a593Smuzhiyun */ 12*4882a593Smuzhiyun#include <linux/linkage.h> 13*4882a593Smuzhiyun#include <linux/init.h> 14*4882a593Smuzhiyun#include <linux/pgtable.h> 15*4882a593Smuzhiyun#include <asm/assembler.h> 16*4882a593Smuzhiyun#include <asm/asm-offsets.h> 17*4882a593Smuzhiyun#include <asm/hwcap.h> 18*4882a593Smuzhiyun#include <asm/pgtable-hwdef.h> 19*4882a593Smuzhiyun#include <asm/ptrace.h> 20*4882a593Smuzhiyun 21*4882a593Smuzhiyun#include "proc-macros.S" 22*4882a593Smuzhiyun 23*4882a593Smuzhiyun/* 24*4882a593Smuzhiyun * This is the maximum size of an area which will be invalidated 25*4882a593Smuzhiyun * using the single invalidate entry instructions. Anything larger 26*4882a593Smuzhiyun * than this, and we go for the whole cache. 27*4882a593Smuzhiyun * 28*4882a593Smuzhiyun * This value should be chosen such that we choose the cheapest 29*4882a593Smuzhiyun * alternative. 30*4882a593Smuzhiyun */ 31*4882a593Smuzhiyun#define MAX_AREA_SIZE 32768 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun/* 34*4882a593Smuzhiyun * The size of one data cache line. 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun#define CACHE_DLINESIZE 32 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun/* 39*4882a593Smuzhiyun * The number of data cache segments. 40*4882a593Smuzhiyun */ 41*4882a593Smuzhiyun#define CACHE_DSEGMENTS 16 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun/* 44*4882a593Smuzhiyun * The number of lines in a cache segment. 45*4882a593Smuzhiyun */ 46*4882a593Smuzhiyun#define CACHE_DENTRIES 64 47*4882a593Smuzhiyun 48*4882a593Smuzhiyun/* 49*4882a593Smuzhiyun * This is the size at which it becomes more efficient to 50*4882a593Smuzhiyun * clean the whole cache, rather than using the individual 51*4882a593Smuzhiyun * cache line maintenance instructions. 52*4882a593Smuzhiyun */ 53*4882a593Smuzhiyun#define CACHE_DLIMIT 32768 54*4882a593Smuzhiyun 55*4882a593Smuzhiyun .text 56*4882a593Smuzhiyun/* 57*4882a593Smuzhiyun * cpu_arm1020_proc_init() 58*4882a593Smuzhiyun */ 59*4882a593SmuzhiyunENTRY(cpu_arm1020_proc_init) 60*4882a593Smuzhiyun ret lr 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun/* 63*4882a593Smuzhiyun * cpu_arm1020_proc_fin() 64*4882a593Smuzhiyun */ 65*4882a593SmuzhiyunENTRY(cpu_arm1020_proc_fin) 66*4882a593Smuzhiyun mrc p15, 0, r0, c1, c0, 0 @ ctrl register 67*4882a593Smuzhiyun bic r0, r0, #0x1000 @ ...i............ 68*4882a593Smuzhiyun bic r0, r0, #0x000e @ ............wca. 69*4882a593Smuzhiyun mcr p15, 0, r0, c1, c0, 0 @ disable caches 70*4882a593Smuzhiyun ret lr 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun/* 73*4882a593Smuzhiyun * cpu_arm1020_reset(loc) 74*4882a593Smuzhiyun * 75*4882a593Smuzhiyun * Perform a soft reset of the system. Put the CPU into the 76*4882a593Smuzhiyun * same state as it would be if it had been reset, and branch 77*4882a593Smuzhiyun * to what would be the reset vector. 78*4882a593Smuzhiyun * 79*4882a593Smuzhiyun * loc: location to jump to for soft reset 80*4882a593Smuzhiyun */ 81*4882a593Smuzhiyun .align 5 82*4882a593Smuzhiyun .pushsection .idmap.text, "ax" 83*4882a593SmuzhiyunENTRY(cpu_arm1020_reset) 84*4882a593Smuzhiyun mov ip, #0 85*4882a593Smuzhiyun mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches 86*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 87*4882a593Smuzhiyun#ifdef CONFIG_MMU 88*4882a593Smuzhiyun mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs 89*4882a593Smuzhiyun#endif 90*4882a593Smuzhiyun mrc p15, 0, ip, c1, c0, 0 @ ctrl register 91*4882a593Smuzhiyun bic ip, ip, #0x000f @ ............wcam 92*4882a593Smuzhiyun bic ip, ip, #0x1100 @ ...i...s........ 93*4882a593Smuzhiyun mcr p15, 0, ip, c1, c0, 0 @ ctrl register 94*4882a593Smuzhiyun ret r0 95*4882a593SmuzhiyunENDPROC(cpu_arm1020_reset) 96*4882a593Smuzhiyun .popsection 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun/* 99*4882a593Smuzhiyun * cpu_arm1020_do_idle() 100*4882a593Smuzhiyun */ 101*4882a593Smuzhiyun .align 5 102*4882a593SmuzhiyunENTRY(cpu_arm1020_do_idle) 103*4882a593Smuzhiyun mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt 104*4882a593Smuzhiyun ret lr 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun/* ================================= CACHE ================================ */ 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun .align 5 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun/* 111*4882a593Smuzhiyun * flush_icache_all() 112*4882a593Smuzhiyun * 113*4882a593Smuzhiyun * Unconditionally clean and invalidate the entire icache. 114*4882a593Smuzhiyun */ 115*4882a593SmuzhiyunENTRY(arm1020_flush_icache_all) 116*4882a593Smuzhiyun#ifndef CONFIG_CPU_ICACHE_DISABLE 117*4882a593Smuzhiyun mov r0, #0 118*4882a593Smuzhiyun mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 119*4882a593Smuzhiyun#endif 120*4882a593Smuzhiyun ret lr 121*4882a593SmuzhiyunENDPROC(arm1020_flush_icache_all) 122*4882a593Smuzhiyun 123*4882a593Smuzhiyun/* 124*4882a593Smuzhiyun * flush_user_cache_all() 125*4882a593Smuzhiyun * 126*4882a593Smuzhiyun * Invalidate all cache entries in a particular address 127*4882a593Smuzhiyun * space. 128*4882a593Smuzhiyun */ 129*4882a593SmuzhiyunENTRY(arm1020_flush_user_cache_all) 130*4882a593Smuzhiyun /* FALLTHROUGH */ 131*4882a593Smuzhiyun/* 132*4882a593Smuzhiyun * flush_kern_cache_all() 133*4882a593Smuzhiyun * 134*4882a593Smuzhiyun * Clean and invalidate the entire cache. 135*4882a593Smuzhiyun */ 136*4882a593SmuzhiyunENTRY(arm1020_flush_kern_cache_all) 137*4882a593Smuzhiyun mov r2, #VM_EXEC 138*4882a593Smuzhiyun mov ip, #0 139*4882a593Smuzhiyun__flush_whole_cache: 140*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 141*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 142*4882a593Smuzhiyun mov r1, #(CACHE_DSEGMENTS - 1) << 5 @ 16 segments 143*4882a593Smuzhiyun1: orr r3, r1, #(CACHE_DENTRIES - 1) << 26 @ 64 entries 144*4882a593Smuzhiyun2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index 145*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 146*4882a593Smuzhiyun subs r3, r3, #1 << 26 147*4882a593Smuzhiyun bcs 2b @ entries 63 to 0 148*4882a593Smuzhiyun subs r1, r1, #1 << 5 149*4882a593Smuzhiyun bcs 1b @ segments 15 to 0 150*4882a593Smuzhiyun#endif 151*4882a593Smuzhiyun tst r2, #VM_EXEC 152*4882a593Smuzhiyun#ifndef CONFIG_CPU_ICACHE_DISABLE 153*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 154*4882a593Smuzhiyun#endif 155*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 @ drain WB 156*4882a593Smuzhiyun ret lr 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun/* 159*4882a593Smuzhiyun * flush_user_cache_range(start, end, flags) 160*4882a593Smuzhiyun * 161*4882a593Smuzhiyun * Invalidate a range of cache entries in the specified 162*4882a593Smuzhiyun * address space. 163*4882a593Smuzhiyun * 164*4882a593Smuzhiyun * - start - start address (inclusive) 165*4882a593Smuzhiyun * - end - end address (exclusive) 166*4882a593Smuzhiyun * - flags - vm_flags for this space 167*4882a593Smuzhiyun */ 168*4882a593SmuzhiyunENTRY(arm1020_flush_user_cache_range) 169*4882a593Smuzhiyun mov ip, #0 170*4882a593Smuzhiyun sub r3, r1, r0 @ calculate total size 171*4882a593Smuzhiyun cmp r3, #CACHE_DLIMIT 172*4882a593Smuzhiyun bhs __flush_whole_cache 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 175*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 176*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 177*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 178*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 179*4882a593Smuzhiyun cmp r0, r1 180*4882a593Smuzhiyun blo 1b 181*4882a593Smuzhiyun#endif 182*4882a593Smuzhiyun tst r2, #VM_EXEC 183*4882a593Smuzhiyun#ifndef CONFIG_CPU_ICACHE_DISABLE 184*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 185*4882a593Smuzhiyun#endif 186*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 @ drain WB 187*4882a593Smuzhiyun ret lr 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun/* 190*4882a593Smuzhiyun * coherent_kern_range(start, end) 191*4882a593Smuzhiyun * 192*4882a593Smuzhiyun * Ensure coherency between the Icache and the Dcache in the 193*4882a593Smuzhiyun * region described by start. If you have non-snooping 194*4882a593Smuzhiyun * Harvard caches, you need to implement this function. 195*4882a593Smuzhiyun * 196*4882a593Smuzhiyun * - start - virtual start address 197*4882a593Smuzhiyun * - end - virtual end address 198*4882a593Smuzhiyun */ 199*4882a593SmuzhiyunENTRY(arm1020_coherent_kern_range) 200*4882a593Smuzhiyun /* FALLTRHOUGH */ 201*4882a593Smuzhiyun 202*4882a593Smuzhiyun/* 203*4882a593Smuzhiyun * coherent_user_range(start, end) 204*4882a593Smuzhiyun * 205*4882a593Smuzhiyun * Ensure coherency between the Icache and the Dcache in the 206*4882a593Smuzhiyun * region described by start. If you have non-snooping 207*4882a593Smuzhiyun * Harvard caches, you need to implement this function. 208*4882a593Smuzhiyun * 209*4882a593Smuzhiyun * - start - virtual start address 210*4882a593Smuzhiyun * - end - virtual end address 211*4882a593Smuzhiyun */ 212*4882a593SmuzhiyunENTRY(arm1020_coherent_user_range) 213*4882a593Smuzhiyun mov ip, #0 214*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 215*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 216*4882a593Smuzhiyun1: 217*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 218*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 1 @ clean D entry 219*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 220*4882a593Smuzhiyun#endif 221*4882a593Smuzhiyun#ifndef CONFIG_CPU_ICACHE_DISABLE 222*4882a593Smuzhiyun mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry 223*4882a593Smuzhiyun#endif 224*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 225*4882a593Smuzhiyun cmp r0, r1 226*4882a593Smuzhiyun blo 1b 227*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 228*4882a593Smuzhiyun mov r0, #0 229*4882a593Smuzhiyun ret lr 230*4882a593Smuzhiyun 231*4882a593Smuzhiyun/* 232*4882a593Smuzhiyun * flush_kern_dcache_area(void *addr, size_t size) 233*4882a593Smuzhiyun * 234*4882a593Smuzhiyun * Ensure no D cache aliasing occurs, either with itself or 235*4882a593Smuzhiyun * the I cache 236*4882a593Smuzhiyun * 237*4882a593Smuzhiyun * - addr - kernel address 238*4882a593Smuzhiyun * - size - region size 239*4882a593Smuzhiyun */ 240*4882a593SmuzhiyunENTRY(arm1020_flush_kern_dcache_area) 241*4882a593Smuzhiyun mov ip, #0 242*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 243*4882a593Smuzhiyun add r1, r0, r1 244*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 245*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 246*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 247*4882a593Smuzhiyun cmp r0, r1 248*4882a593Smuzhiyun blo 1b 249*4882a593Smuzhiyun#endif 250*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 251*4882a593Smuzhiyun ret lr 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun/* 254*4882a593Smuzhiyun * dma_inv_range(start, end) 255*4882a593Smuzhiyun * 256*4882a593Smuzhiyun * Invalidate (discard) the specified virtual address range. 257*4882a593Smuzhiyun * May not write back any entries. If 'start' or 'end' 258*4882a593Smuzhiyun * are not cache line aligned, those lines must be written 259*4882a593Smuzhiyun * back. 260*4882a593Smuzhiyun * 261*4882a593Smuzhiyun * - start - virtual start address 262*4882a593Smuzhiyun * - end - virtual end address 263*4882a593Smuzhiyun * 264*4882a593Smuzhiyun * (same as v4wb) 265*4882a593Smuzhiyun */ 266*4882a593Smuzhiyunarm1020_dma_inv_range: 267*4882a593Smuzhiyun mov ip, #0 268*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 269*4882a593Smuzhiyun tst r0, #CACHE_DLINESIZE - 1 270*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 271*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 272*4882a593Smuzhiyun mcrne p15, 0, r0, c7, c10, 1 @ clean D entry 273*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 @ drain WB 274*4882a593Smuzhiyun tst r1, #CACHE_DLINESIZE - 1 275*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 276*4882a593Smuzhiyun mcrne p15, 0, r1, c7, c10, 1 @ clean D entry 277*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 @ drain WB 278*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 279*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 280*4882a593Smuzhiyun cmp r0, r1 281*4882a593Smuzhiyun blo 1b 282*4882a593Smuzhiyun#endif 283*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 284*4882a593Smuzhiyun ret lr 285*4882a593Smuzhiyun 286*4882a593Smuzhiyun/* 287*4882a593Smuzhiyun * dma_clean_range(start, end) 288*4882a593Smuzhiyun * 289*4882a593Smuzhiyun * Clean the specified virtual address range. 290*4882a593Smuzhiyun * 291*4882a593Smuzhiyun * - start - virtual start address 292*4882a593Smuzhiyun * - end - virtual end address 293*4882a593Smuzhiyun * 294*4882a593Smuzhiyun * (same as v4wb) 295*4882a593Smuzhiyun */ 296*4882a593Smuzhiyunarm1020_dma_clean_range: 297*4882a593Smuzhiyun mov ip, #0 298*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 299*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 300*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 301*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 302*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 303*4882a593Smuzhiyun cmp r0, r1 304*4882a593Smuzhiyun blo 1b 305*4882a593Smuzhiyun#endif 306*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 307*4882a593Smuzhiyun ret lr 308*4882a593Smuzhiyun 309*4882a593Smuzhiyun/* 310*4882a593Smuzhiyun * dma_flush_range(start, end) 311*4882a593Smuzhiyun * 312*4882a593Smuzhiyun * Clean and invalidate the specified virtual address range. 313*4882a593Smuzhiyun * 314*4882a593Smuzhiyun * - start - virtual start address 315*4882a593Smuzhiyun * - end - virtual end address 316*4882a593Smuzhiyun */ 317*4882a593SmuzhiyunENTRY(arm1020_dma_flush_range) 318*4882a593Smuzhiyun mov ip, #0 319*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 320*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 321*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 322*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry 323*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 324*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 325*4882a593Smuzhiyun cmp r0, r1 326*4882a593Smuzhiyun blo 1b 327*4882a593Smuzhiyun#endif 328*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 329*4882a593Smuzhiyun ret lr 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun/* 332*4882a593Smuzhiyun * dma_map_area(start, size, dir) 333*4882a593Smuzhiyun * - start - kernel virtual start address 334*4882a593Smuzhiyun * - size - size of region 335*4882a593Smuzhiyun * - dir - DMA direction 336*4882a593Smuzhiyun */ 337*4882a593SmuzhiyunENTRY(arm1020_dma_map_area) 338*4882a593Smuzhiyun add r1, r1, r0 339*4882a593Smuzhiyun cmp r2, #DMA_TO_DEVICE 340*4882a593Smuzhiyun beq arm1020_dma_clean_range 341*4882a593Smuzhiyun bcs arm1020_dma_inv_range 342*4882a593Smuzhiyun b arm1020_dma_flush_range 343*4882a593SmuzhiyunENDPROC(arm1020_dma_map_area) 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun/* 346*4882a593Smuzhiyun * dma_unmap_area(start, size, dir) 347*4882a593Smuzhiyun * - start - kernel virtual start address 348*4882a593Smuzhiyun * - size - size of region 349*4882a593Smuzhiyun * - dir - DMA direction 350*4882a593Smuzhiyun */ 351*4882a593SmuzhiyunENTRY(arm1020_dma_unmap_area) 352*4882a593Smuzhiyun ret lr 353*4882a593SmuzhiyunENDPROC(arm1020_dma_unmap_area) 354*4882a593Smuzhiyun 355*4882a593Smuzhiyun .globl arm1020_flush_kern_cache_louis 356*4882a593Smuzhiyun .equ arm1020_flush_kern_cache_louis, arm1020_flush_kern_cache_all 357*4882a593Smuzhiyun 358*4882a593Smuzhiyun @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S) 359*4882a593Smuzhiyun define_cache_functions arm1020 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun .align 5 362*4882a593SmuzhiyunENTRY(cpu_arm1020_dcache_clean_area) 363*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 364*4882a593Smuzhiyun mov ip, #0 365*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 366*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain WB 367*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 368*4882a593Smuzhiyun subs r1, r1, #CACHE_DLINESIZE 369*4882a593Smuzhiyun bhi 1b 370*4882a593Smuzhiyun#endif 371*4882a593Smuzhiyun ret lr 372*4882a593Smuzhiyun 373*4882a593Smuzhiyun/* =============================== PageTable ============================== */ 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun/* 376*4882a593Smuzhiyun * cpu_arm1020_switch_mm(pgd) 377*4882a593Smuzhiyun * 378*4882a593Smuzhiyun * Set the translation base pointer to be as described by pgd. 379*4882a593Smuzhiyun * 380*4882a593Smuzhiyun * pgd: new page tables 381*4882a593Smuzhiyun */ 382*4882a593Smuzhiyun .align 5 383*4882a593SmuzhiyunENTRY(cpu_arm1020_switch_mm) 384*4882a593Smuzhiyun#ifdef CONFIG_MMU 385*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 386*4882a593Smuzhiyun mcr p15, 0, r3, c7, c10, 4 387*4882a593Smuzhiyun mov r1, #0xF @ 16 segments 388*4882a593Smuzhiyun1: mov r3, #0x3F @ 64 entries 389*4882a593Smuzhiyun2: mov ip, r3, LSL #26 @ shift up entry 390*4882a593Smuzhiyun orr ip, ip, r1, LSL #5 @ shift in/up index 391*4882a593Smuzhiyun mcr p15, 0, ip, c7, c14, 2 @ Clean & Inval DCache entry 392*4882a593Smuzhiyun mov ip, #0 393*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 394*4882a593Smuzhiyun subs r3, r3, #1 395*4882a593Smuzhiyun cmp r3, #0 396*4882a593Smuzhiyun bge 2b @ entries 3F to 0 397*4882a593Smuzhiyun subs r1, r1, #1 398*4882a593Smuzhiyun cmp r1, #0 399*4882a593Smuzhiyun bge 1b @ segments 15 to 0 400*4882a593Smuzhiyun 401*4882a593Smuzhiyun#endif 402*4882a593Smuzhiyun mov r1, #0 403*4882a593Smuzhiyun#ifndef CONFIG_CPU_ICACHE_DISABLE 404*4882a593Smuzhiyun mcr p15, 0, r1, c7, c5, 0 @ invalidate I cache 405*4882a593Smuzhiyun#endif 406*4882a593Smuzhiyun mcr p15, 0, r1, c7, c10, 4 @ drain WB 407*4882a593Smuzhiyun mcr p15, 0, r0, c2, c0, 0 @ load page table pointer 408*4882a593Smuzhiyun mcr p15, 0, r1, c8, c7, 0 @ invalidate I & D TLBs 409*4882a593Smuzhiyun#endif /* CONFIG_MMU */ 410*4882a593Smuzhiyun ret lr 411*4882a593Smuzhiyun 412*4882a593Smuzhiyun/* 413*4882a593Smuzhiyun * cpu_arm1020_set_pte(ptep, pte) 414*4882a593Smuzhiyun * 415*4882a593Smuzhiyun * Set a PTE and flush it out 416*4882a593Smuzhiyun */ 417*4882a593Smuzhiyun .align 5 418*4882a593SmuzhiyunENTRY(cpu_arm1020_set_pte_ext) 419*4882a593Smuzhiyun#ifdef CONFIG_MMU 420*4882a593Smuzhiyun armv3_set_pte_ext 421*4882a593Smuzhiyun mov r0, r0 422*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 423*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 424*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 1 @ clean D entry 425*4882a593Smuzhiyun#endif 426*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 427*4882a593Smuzhiyun#endif /* CONFIG_MMU */ 428*4882a593Smuzhiyun ret lr 429*4882a593Smuzhiyun 430*4882a593Smuzhiyun .type __arm1020_setup, #function 431*4882a593Smuzhiyun__arm1020_setup: 432*4882a593Smuzhiyun mov r0, #0 433*4882a593Smuzhiyun mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4 434*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4 435*4882a593Smuzhiyun#ifdef CONFIG_MMU 436*4882a593Smuzhiyun mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4 437*4882a593Smuzhiyun#endif 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun adr r5, arm1020_crval 440*4882a593Smuzhiyun ldmia r5, {r5, r6} 441*4882a593Smuzhiyun mrc p15, 0, r0, c1, c0 @ get control register v4 442*4882a593Smuzhiyun bic r0, r0, r5 443*4882a593Smuzhiyun orr r0, r0, r6 444*4882a593Smuzhiyun#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN 445*4882a593Smuzhiyun orr r0, r0, #0x4000 @ .R.. .... .... .... 446*4882a593Smuzhiyun#endif 447*4882a593Smuzhiyun ret lr 448*4882a593Smuzhiyun .size __arm1020_setup, . - __arm1020_setup 449*4882a593Smuzhiyun 450*4882a593Smuzhiyun /* 451*4882a593Smuzhiyun * R 452*4882a593Smuzhiyun * .RVI ZFRS BLDP WCAM 453*4882a593Smuzhiyun * .011 1001 ..11 0101 454*4882a593Smuzhiyun */ 455*4882a593Smuzhiyun .type arm1020_crval, #object 456*4882a593Smuzhiyunarm1020_crval: 457*4882a593Smuzhiyun crval clear=0x0000593f, mmuset=0x00003935, ucset=0x00001930 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun __INITDATA 460*4882a593Smuzhiyun @ define struct processor (see <asm/proc-fns.h> and proc-macros.S) 461*4882a593Smuzhiyun define_processor_functions arm1020, dabort=v4t_early_abort, pabort=legacy_pabort 462*4882a593Smuzhiyun 463*4882a593Smuzhiyun 464*4882a593Smuzhiyun .section ".rodata" 465*4882a593Smuzhiyun 466*4882a593Smuzhiyun string cpu_arch_name, "armv5t" 467*4882a593Smuzhiyun string cpu_elf_name, "v5" 468*4882a593Smuzhiyun 469*4882a593Smuzhiyun .type cpu_arm1020_name, #object 470*4882a593Smuzhiyuncpu_arm1020_name: 471*4882a593Smuzhiyun .ascii "ARM1020" 472*4882a593Smuzhiyun#ifndef CONFIG_CPU_ICACHE_DISABLE 473*4882a593Smuzhiyun .ascii "i" 474*4882a593Smuzhiyun#endif 475*4882a593Smuzhiyun#ifndef CONFIG_CPU_DCACHE_DISABLE 476*4882a593Smuzhiyun .ascii "d" 477*4882a593Smuzhiyun#ifdef CONFIG_CPU_DCACHE_WRITETHROUGH 478*4882a593Smuzhiyun .ascii "(wt)" 479*4882a593Smuzhiyun#else 480*4882a593Smuzhiyun .ascii "(wb)" 481*4882a593Smuzhiyun#endif 482*4882a593Smuzhiyun#endif 483*4882a593Smuzhiyun#ifndef CONFIG_CPU_BPREDICT_DISABLE 484*4882a593Smuzhiyun .ascii "B" 485*4882a593Smuzhiyun#endif 486*4882a593Smuzhiyun#ifdef CONFIG_CPU_CACHE_ROUND_ROBIN 487*4882a593Smuzhiyun .ascii "RR" 488*4882a593Smuzhiyun#endif 489*4882a593Smuzhiyun .ascii "\0" 490*4882a593Smuzhiyun .size cpu_arm1020_name, . - cpu_arm1020_name 491*4882a593Smuzhiyun 492*4882a593Smuzhiyun .align 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun .section ".proc.info.init", "a" 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun .type __arm1020_proc_info,#object 497*4882a593Smuzhiyun__arm1020_proc_info: 498*4882a593Smuzhiyun .long 0x4104a200 @ ARM 1020T (Architecture v5T) 499*4882a593Smuzhiyun .long 0xff0ffff0 500*4882a593Smuzhiyun .long PMD_TYPE_SECT | \ 501*4882a593Smuzhiyun PMD_SECT_AP_WRITE | \ 502*4882a593Smuzhiyun PMD_SECT_AP_READ 503*4882a593Smuzhiyun .long PMD_TYPE_SECT | \ 504*4882a593Smuzhiyun PMD_SECT_AP_WRITE | \ 505*4882a593Smuzhiyun PMD_SECT_AP_READ 506*4882a593Smuzhiyun initfn __arm1020_setup, __arm1020_proc_info 507*4882a593Smuzhiyun .long cpu_arch_name 508*4882a593Smuzhiyun .long cpu_elf_name 509*4882a593Smuzhiyun .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB 510*4882a593Smuzhiyun .long cpu_arm1020_name 511*4882a593Smuzhiyun .long arm1020_processor_functions 512*4882a593Smuzhiyun .long v4wbi_tlb_fns 513*4882a593Smuzhiyun .long v4wb_user_fns 514*4882a593Smuzhiyun .long arm1020_cache_fns 515*4882a593Smuzhiyun .size __arm1020_proc_info, . - __arm1020_proc_info 516