1*4882a593Smuzhiyun/* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun/* 3*4882a593Smuzhiyun * linux/arch/arm/mm/cache-v4wb.S 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 1997-2002 Russell king 6*4882a593Smuzhiyun */ 7*4882a593Smuzhiyun#include <linux/linkage.h> 8*4882a593Smuzhiyun#include <linux/init.h> 9*4882a593Smuzhiyun#include <asm/assembler.h> 10*4882a593Smuzhiyun#include <asm/memory.h> 11*4882a593Smuzhiyun#include <asm/page.h> 12*4882a593Smuzhiyun#include "proc-macros.S" 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun/* 15*4882a593Smuzhiyun * The size of one data cache line. 16*4882a593Smuzhiyun */ 17*4882a593Smuzhiyun#define CACHE_DLINESIZE 32 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun/* 20*4882a593Smuzhiyun * The total size of the data cache. 21*4882a593Smuzhiyun */ 22*4882a593Smuzhiyun#if defined(CONFIG_CPU_SA110) 23*4882a593Smuzhiyun# define CACHE_DSIZE 16384 24*4882a593Smuzhiyun#elif defined(CONFIG_CPU_SA1100) 25*4882a593Smuzhiyun# define CACHE_DSIZE 8192 26*4882a593Smuzhiyun#else 27*4882a593Smuzhiyun# error Unknown cache size 28*4882a593Smuzhiyun#endif 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun/* 31*4882a593Smuzhiyun * This is the size at which it becomes more efficient to 32*4882a593Smuzhiyun * clean the whole cache, rather than using the individual 33*4882a593Smuzhiyun * cache line maintenance instructions. 34*4882a593Smuzhiyun * 35*4882a593Smuzhiyun * Size Clean (ticks) Dirty (ticks) 36*4882a593Smuzhiyun * 4096 21 20 21 53 55 54 37*4882a593Smuzhiyun * 8192 40 41 40 106 100 102 38*4882a593Smuzhiyun * 16384 77 77 76 140 140 138 39*4882a593Smuzhiyun * 32768 150 149 150 214 216 212 <--- 40*4882a593Smuzhiyun * 65536 296 297 296 351 358 361 41*4882a593Smuzhiyun * 131072 591 591 591 656 657 651 42*4882a593Smuzhiyun * Whole 132 136 132 221 217 207 <--- 43*4882a593Smuzhiyun */ 44*4882a593Smuzhiyun#define CACHE_DLIMIT (CACHE_DSIZE * 4) 45*4882a593Smuzhiyun 46*4882a593Smuzhiyun .data 47*4882a593Smuzhiyun .align 2 48*4882a593Smuzhiyunflush_base: 49*4882a593Smuzhiyun .long FLUSH_BASE 50*4882a593Smuzhiyun .text 51*4882a593Smuzhiyun 52*4882a593Smuzhiyun/* 53*4882a593Smuzhiyun * flush_icache_all() 54*4882a593Smuzhiyun * 55*4882a593Smuzhiyun * Unconditionally clean and invalidate the entire icache. 56*4882a593Smuzhiyun */ 57*4882a593SmuzhiyunENTRY(v4wb_flush_icache_all) 58*4882a593Smuzhiyun mov r0, #0 59*4882a593Smuzhiyun mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 60*4882a593Smuzhiyun ret lr 61*4882a593SmuzhiyunENDPROC(v4wb_flush_icache_all) 62*4882a593Smuzhiyun 63*4882a593Smuzhiyun/* 64*4882a593Smuzhiyun * flush_user_cache_all() 65*4882a593Smuzhiyun * 66*4882a593Smuzhiyun * Clean and invalidate all cache entries in a particular address 67*4882a593Smuzhiyun * space. 68*4882a593Smuzhiyun */ 69*4882a593SmuzhiyunENTRY(v4wb_flush_user_cache_all) 70*4882a593Smuzhiyun /* FALLTHROUGH */ 71*4882a593Smuzhiyun/* 72*4882a593Smuzhiyun * flush_kern_cache_all() 73*4882a593Smuzhiyun * 74*4882a593Smuzhiyun * Clean and invalidate the entire cache. 75*4882a593Smuzhiyun */ 76*4882a593SmuzhiyunENTRY(v4wb_flush_kern_cache_all) 77*4882a593Smuzhiyun mov ip, #0 78*4882a593Smuzhiyun mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache 79*4882a593Smuzhiyun__flush_whole_cache: 80*4882a593Smuzhiyun ldr r3, =flush_base 81*4882a593Smuzhiyun ldr r1, [r3, #0] 82*4882a593Smuzhiyun eor r1, r1, #CACHE_DSIZE 83*4882a593Smuzhiyun str r1, [r3, #0] 84*4882a593Smuzhiyun add r2, r1, #CACHE_DSIZE 85*4882a593Smuzhiyun1: ldr r3, [r1], #32 86*4882a593Smuzhiyun cmp r1, r2 87*4882a593Smuzhiyun blo 1b 88*4882a593Smuzhiyun#ifdef FLUSH_BASE_MINICACHE 89*4882a593Smuzhiyun add r2, r2, #FLUSH_BASE_MINICACHE - FLUSH_BASE 90*4882a593Smuzhiyun sub r1, r2, #512 @ only 512 bytes 91*4882a593Smuzhiyun1: ldr r3, [r1], #32 92*4882a593Smuzhiyun cmp r1, r2 93*4882a593Smuzhiyun blo 1b 94*4882a593Smuzhiyun#endif 95*4882a593Smuzhiyun mcr p15, 0, ip, c7, c10, 4 @ drain write buffer 96*4882a593Smuzhiyun ret lr 97*4882a593Smuzhiyun 98*4882a593Smuzhiyun/* 99*4882a593Smuzhiyun * flush_user_cache_range(start, end, flags) 100*4882a593Smuzhiyun * 101*4882a593Smuzhiyun * Invalidate a range of cache entries in the specified 102*4882a593Smuzhiyun * address space. 103*4882a593Smuzhiyun * 104*4882a593Smuzhiyun * - start - start address (inclusive, page aligned) 105*4882a593Smuzhiyun * - end - end address (exclusive, page aligned) 106*4882a593Smuzhiyun * - flags - vma_area_struct flags describing address space 107*4882a593Smuzhiyun */ 108*4882a593SmuzhiyunENTRY(v4wb_flush_user_cache_range) 109*4882a593Smuzhiyun mov ip, #0 110*4882a593Smuzhiyun sub r3, r1, r0 @ calculate total size 111*4882a593Smuzhiyun tst r2, #VM_EXEC @ executable region? 112*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache 113*4882a593Smuzhiyun 114*4882a593Smuzhiyun cmp r3, #CACHE_DLIMIT @ total size >= limit? 115*4882a593Smuzhiyun bhs __flush_whole_cache @ flush whole D cache 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 118*4882a593Smuzhiyun mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 119*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 120*4882a593Smuzhiyun cmp r0, r1 121*4882a593Smuzhiyun blo 1b 122*4882a593Smuzhiyun tst r2, #VM_EXEC 123*4882a593Smuzhiyun mcrne p15, 0, ip, c7, c10, 4 @ drain write buffer 124*4882a593Smuzhiyun ret lr 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun/* 127*4882a593Smuzhiyun * flush_kern_dcache_area(void *addr, size_t size) 128*4882a593Smuzhiyun * 129*4882a593Smuzhiyun * Ensure no D cache aliasing occurs, either with itself or 130*4882a593Smuzhiyun * the I cache 131*4882a593Smuzhiyun * 132*4882a593Smuzhiyun * - addr - kernel address 133*4882a593Smuzhiyun * - size - region size 134*4882a593Smuzhiyun */ 135*4882a593SmuzhiyunENTRY(v4wb_flush_kern_dcache_area) 136*4882a593Smuzhiyun add r1, r0, r1 137*4882a593Smuzhiyun /* fall through */ 138*4882a593Smuzhiyun 139*4882a593Smuzhiyun/* 140*4882a593Smuzhiyun * coherent_kern_range(start, end) 141*4882a593Smuzhiyun * 142*4882a593Smuzhiyun * Ensure coherency between the Icache and the Dcache in the 143*4882a593Smuzhiyun * region described by start. If you have non-snooping 144*4882a593Smuzhiyun * Harvard caches, you need to implement this function. 145*4882a593Smuzhiyun * 146*4882a593Smuzhiyun * - start - virtual start address 147*4882a593Smuzhiyun * - end - virtual end address 148*4882a593Smuzhiyun */ 149*4882a593SmuzhiyunENTRY(v4wb_coherent_kern_range) 150*4882a593Smuzhiyun /* fall through */ 151*4882a593Smuzhiyun 152*4882a593Smuzhiyun/* 153*4882a593Smuzhiyun * coherent_user_range(start, end) 154*4882a593Smuzhiyun * 155*4882a593Smuzhiyun * Ensure coherency between the Icache and the Dcache in the 156*4882a593Smuzhiyun * region described by start. If you have non-snooping 157*4882a593Smuzhiyun * Harvard caches, you need to implement this function. 158*4882a593Smuzhiyun * 159*4882a593Smuzhiyun * - start - virtual start address 160*4882a593Smuzhiyun * - end - virtual end address 161*4882a593Smuzhiyun */ 162*4882a593SmuzhiyunENTRY(v4wb_coherent_user_range) 163*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 164*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 165*4882a593Smuzhiyun mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 166*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 167*4882a593Smuzhiyun cmp r0, r1 168*4882a593Smuzhiyun blo 1b 169*4882a593Smuzhiyun mov r0, #0 170*4882a593Smuzhiyun mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache 171*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain WB 172*4882a593Smuzhiyun ret lr 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun 175*4882a593Smuzhiyun/* 176*4882a593Smuzhiyun * dma_inv_range(start, end) 177*4882a593Smuzhiyun * 178*4882a593Smuzhiyun * Invalidate (discard) the specified virtual address range. 179*4882a593Smuzhiyun * May not write back any entries. If 'start' or 'end' 180*4882a593Smuzhiyun * are not cache line aligned, those lines must be written 181*4882a593Smuzhiyun * back. 182*4882a593Smuzhiyun * 183*4882a593Smuzhiyun * - start - virtual start address 184*4882a593Smuzhiyun * - end - virtual end address 185*4882a593Smuzhiyun */ 186*4882a593Smuzhiyunv4wb_dma_inv_range: 187*4882a593Smuzhiyun tst r0, #CACHE_DLINESIZE - 1 188*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 189*4882a593Smuzhiyun mcrne p15, 0, r0, c7, c10, 1 @ clean D entry 190*4882a593Smuzhiyun tst r1, #CACHE_DLINESIZE - 1 191*4882a593Smuzhiyun mcrne p15, 0, r1, c7, c10, 1 @ clean D entry 192*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry 193*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 194*4882a593Smuzhiyun cmp r0, r1 195*4882a593Smuzhiyun blo 1b 196*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain write buffer 197*4882a593Smuzhiyun ret lr 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun/* 200*4882a593Smuzhiyun * dma_clean_range(start, end) 201*4882a593Smuzhiyun * 202*4882a593Smuzhiyun * Clean (write back) the specified virtual address range. 203*4882a593Smuzhiyun * 204*4882a593Smuzhiyun * - start - virtual start address 205*4882a593Smuzhiyun * - end - virtual end address 206*4882a593Smuzhiyun */ 207*4882a593Smuzhiyunv4wb_dma_clean_range: 208*4882a593Smuzhiyun bic r0, r0, #CACHE_DLINESIZE - 1 209*4882a593Smuzhiyun1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry 210*4882a593Smuzhiyun add r0, r0, #CACHE_DLINESIZE 211*4882a593Smuzhiyun cmp r0, r1 212*4882a593Smuzhiyun blo 1b 213*4882a593Smuzhiyun mcr p15, 0, r0, c7, c10, 4 @ drain write buffer 214*4882a593Smuzhiyun ret lr 215*4882a593Smuzhiyun 216*4882a593Smuzhiyun/* 217*4882a593Smuzhiyun * dma_flush_range(start, end) 218*4882a593Smuzhiyun * 219*4882a593Smuzhiyun * Clean and invalidate the specified virtual address range. 220*4882a593Smuzhiyun * 221*4882a593Smuzhiyun * - start - virtual start address 222*4882a593Smuzhiyun * - end - virtual end address 223*4882a593Smuzhiyun * 224*4882a593Smuzhiyun * This is actually the same as v4wb_coherent_kern_range() 225*4882a593Smuzhiyun */ 226*4882a593Smuzhiyun .globl v4wb_dma_flush_range 227*4882a593Smuzhiyun .set v4wb_dma_flush_range, v4wb_coherent_kern_range 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun/* 230*4882a593Smuzhiyun * dma_map_area(start, size, dir) 231*4882a593Smuzhiyun * - start - kernel virtual start address 232*4882a593Smuzhiyun * - size - size of region 233*4882a593Smuzhiyun * - dir - DMA direction 234*4882a593Smuzhiyun */ 235*4882a593SmuzhiyunENTRY(v4wb_dma_map_area) 236*4882a593Smuzhiyun add r1, r1, r0 237*4882a593Smuzhiyun cmp r2, #DMA_TO_DEVICE 238*4882a593Smuzhiyun beq v4wb_dma_clean_range 239*4882a593Smuzhiyun bcs v4wb_dma_inv_range 240*4882a593Smuzhiyun b v4wb_dma_flush_range 241*4882a593SmuzhiyunENDPROC(v4wb_dma_map_area) 242*4882a593Smuzhiyun 243*4882a593Smuzhiyun/* 244*4882a593Smuzhiyun * dma_unmap_area(start, size, dir) 245*4882a593Smuzhiyun * - start - kernel virtual start address 246*4882a593Smuzhiyun * - size - size of region 247*4882a593Smuzhiyun * - dir - DMA direction 248*4882a593Smuzhiyun */ 249*4882a593SmuzhiyunENTRY(v4wb_dma_unmap_area) 250*4882a593Smuzhiyun ret lr 251*4882a593SmuzhiyunENDPROC(v4wb_dma_unmap_area) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun .globl v4wb_flush_kern_cache_louis 254*4882a593Smuzhiyun .equ v4wb_flush_kern_cache_louis, v4wb_flush_kern_cache_all 255*4882a593Smuzhiyun 256*4882a593Smuzhiyun __INITDATA 257*4882a593Smuzhiyun 258*4882a593Smuzhiyun @ define struct cpu_cache_fns (see <asm/cacheflush.h> and proc-macros.S) 259*4882a593Smuzhiyun define_cache_functions v4wb 260