1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * arch/arm/mm/cache-l2x0.c - L210/L220/L310 cache controller support
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007 ARM Limited
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun #include <linux/cpu.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/smp.h>
11*4882a593Smuzhiyun #include <linux/spinlock.h>
12*4882a593Smuzhiyun #include <linux/log2.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/of.h>
15*4882a593Smuzhiyun #include <linux/of_address.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/cacheflush.h>
18*4882a593Smuzhiyun #include <asm/cp15.h>
19*4882a593Smuzhiyun #include <asm/cputype.h>
20*4882a593Smuzhiyun #include <asm/hardware/cache-l2x0.h>
21*4882a593Smuzhiyun #include <asm/hardware/cache-aurora-l2.h>
22*4882a593Smuzhiyun #include "cache-tauros3.h"
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun struct l2c_init_data {
25*4882a593Smuzhiyun const char *type;
26*4882a593Smuzhiyun unsigned way_size_0;
27*4882a593Smuzhiyun unsigned num_lock;
28*4882a593Smuzhiyun void (*of_parse)(const struct device_node *, u32 *, u32 *);
29*4882a593Smuzhiyun void (*enable)(void __iomem *, unsigned);
30*4882a593Smuzhiyun void (*fixup)(void __iomem *, u32, struct outer_cache_fns *);
31*4882a593Smuzhiyun void (*save)(void __iomem *);
32*4882a593Smuzhiyun void (*configure)(void __iomem *);
33*4882a593Smuzhiyun void (*unlock)(void __iomem *, unsigned);
34*4882a593Smuzhiyun struct outer_cache_fns outer_cache;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define CACHE_LINE_SIZE 32
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun static void __iomem *l2x0_base;
40*4882a593Smuzhiyun static const struct l2c_init_data *l2x0_data;
41*4882a593Smuzhiyun static DEFINE_RAW_SPINLOCK(l2x0_lock);
42*4882a593Smuzhiyun static u32 l2x0_way_mask; /* Bitmask of active ways */
43*4882a593Smuzhiyun static u32 l2x0_size;
44*4882a593Smuzhiyun static unsigned long sync_reg_offset = L2X0_CACHE_SYNC;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun struct l2x0_regs l2x0_saved_regs;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun static bool l2x0_bresp_disable;
49*4882a593Smuzhiyun static bool l2x0_flz_disable;
50*4882a593Smuzhiyun
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * Common code for all cache controllers.
53*4882a593Smuzhiyun */
l2c_wait_mask(void __iomem * reg,unsigned long mask)54*4882a593Smuzhiyun static inline void l2c_wait_mask(void __iomem *reg, unsigned long mask)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun /* wait for cache operation by line or way to complete */
57*4882a593Smuzhiyun while (readl_relaxed(reg) & mask)
58*4882a593Smuzhiyun cpu_relax();
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /*
62*4882a593Smuzhiyun * By default, we write directly to secure registers. Platforms must
63*4882a593Smuzhiyun * override this if they are running non-secure.
64*4882a593Smuzhiyun */
l2c_write_sec(unsigned long val,void __iomem * base,unsigned reg)65*4882a593Smuzhiyun static void l2c_write_sec(unsigned long val, void __iomem *base, unsigned reg)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun if (val == readl_relaxed(base + reg))
68*4882a593Smuzhiyun return;
69*4882a593Smuzhiyun if (outer_cache.write_sec)
70*4882a593Smuzhiyun outer_cache.write_sec(val, reg);
71*4882a593Smuzhiyun else
72*4882a593Smuzhiyun writel_relaxed(val, base + reg);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /*
76*4882a593Smuzhiyun * This should only be called when we have a requirement that the
77*4882a593Smuzhiyun * register be written due to a work-around, as platforms running
78*4882a593Smuzhiyun * in non-secure mode may not be able to access this register.
79*4882a593Smuzhiyun */
l2c_set_debug(void __iomem * base,unsigned long val)80*4882a593Smuzhiyun static inline void l2c_set_debug(void __iomem *base, unsigned long val)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun l2c_write_sec(val, base, L2X0_DEBUG_CTRL);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
__l2c_op_way(void __iomem * reg)85*4882a593Smuzhiyun static void __l2c_op_way(void __iomem *reg)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun writel_relaxed(l2x0_way_mask, reg);
88*4882a593Smuzhiyun l2c_wait_mask(reg, l2x0_way_mask);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
l2c_unlock(void __iomem * base,unsigned num)91*4882a593Smuzhiyun static inline void l2c_unlock(void __iomem *base, unsigned num)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun unsigned i;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun for (i = 0; i < num; i++) {
96*4882a593Smuzhiyun writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_D_BASE +
97*4882a593Smuzhiyun i * L2X0_LOCKDOWN_STRIDE);
98*4882a593Smuzhiyun writel_relaxed(0, base + L2X0_LOCKDOWN_WAY_I_BASE +
99*4882a593Smuzhiyun i * L2X0_LOCKDOWN_STRIDE);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
l2c_configure(void __iomem * base)103*4882a593Smuzhiyun static void l2c_configure(void __iomem *base)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun l2c_write_sec(l2x0_saved_regs.aux_ctrl, base, L2X0_AUX_CTRL);
106*4882a593Smuzhiyun }
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /*
109*4882a593Smuzhiyun * Enable the L2 cache controller. This function must only be
110*4882a593Smuzhiyun * called when the cache controller is known to be disabled.
111*4882a593Smuzhiyun */
l2c_enable(void __iomem * base,unsigned num_lock)112*4882a593Smuzhiyun static void l2c_enable(void __iomem *base, unsigned num_lock)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun unsigned long flags;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun if (outer_cache.configure)
117*4882a593Smuzhiyun outer_cache.configure(&l2x0_saved_regs);
118*4882a593Smuzhiyun else
119*4882a593Smuzhiyun l2x0_data->configure(base);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun l2x0_data->unlock(base, num_lock);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun local_irq_save(flags);
124*4882a593Smuzhiyun __l2c_op_way(base + L2X0_INV_WAY);
125*4882a593Smuzhiyun writel_relaxed(0, base + sync_reg_offset);
126*4882a593Smuzhiyun l2c_wait_mask(base + sync_reg_offset, 1);
127*4882a593Smuzhiyun local_irq_restore(flags);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun l2c_write_sec(L2X0_CTRL_EN, base, L2X0_CTRL);
130*4882a593Smuzhiyun }
131*4882a593Smuzhiyun
l2c_disable(void)132*4882a593Smuzhiyun static void l2c_disable(void)
133*4882a593Smuzhiyun {
134*4882a593Smuzhiyun void __iomem *base = l2x0_base;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun l2x0_pmu_suspend();
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun outer_cache.flush_all();
139*4882a593Smuzhiyun l2c_write_sec(0, base, L2X0_CTRL);
140*4882a593Smuzhiyun dsb(st);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
l2c_save(void __iomem * base)143*4882a593Smuzhiyun static void l2c_save(void __iomem *base)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun l2x0_saved_regs.aux_ctrl = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
l2c_resume(void)148*4882a593Smuzhiyun static void l2c_resume(void)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun void __iomem *base = l2x0_base;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Do not touch the controller if already enabled. */
153*4882a593Smuzhiyun if (!(readl_relaxed(base + L2X0_CTRL) & L2X0_CTRL_EN))
154*4882a593Smuzhiyun l2c_enable(base, l2x0_data->num_lock);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun l2x0_pmu_resume();
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /*
160*4882a593Smuzhiyun * L2C-210 specific code.
161*4882a593Smuzhiyun *
162*4882a593Smuzhiyun * The L2C-2x0 PA, set/way and sync operations are atomic, but we must
163*4882a593Smuzhiyun * ensure that no background operation is running. The way operations
164*4882a593Smuzhiyun * are all background tasks.
165*4882a593Smuzhiyun *
166*4882a593Smuzhiyun * While a background operation is in progress, any new operation is
167*4882a593Smuzhiyun * ignored (unspecified whether this causes an error.) Thankfully, not
168*4882a593Smuzhiyun * used on SMP.
169*4882a593Smuzhiyun *
170*4882a593Smuzhiyun * Never has a different sync register other than L2X0_CACHE_SYNC, but
171*4882a593Smuzhiyun * we use sync_reg_offset here so we can share some of this with L2C-310.
172*4882a593Smuzhiyun */
__l2c210_cache_sync(void __iomem * base)173*4882a593Smuzhiyun static void __l2c210_cache_sync(void __iomem *base)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun writel_relaxed(0, base + sync_reg_offset);
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
__l2c210_op_pa_range(void __iomem * reg,unsigned long start,unsigned long end)178*4882a593Smuzhiyun static void __l2c210_op_pa_range(void __iomem *reg, unsigned long start,
179*4882a593Smuzhiyun unsigned long end)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun while (start < end) {
182*4882a593Smuzhiyun writel_relaxed(start, reg);
183*4882a593Smuzhiyun start += CACHE_LINE_SIZE;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
l2c210_inv_range(unsigned long start,unsigned long end)187*4882a593Smuzhiyun static void l2c210_inv_range(unsigned long start, unsigned long end)
188*4882a593Smuzhiyun {
189*4882a593Smuzhiyun void __iomem *base = l2x0_base;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun if (start & (CACHE_LINE_SIZE - 1)) {
192*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
193*4882a593Smuzhiyun writel_relaxed(start, base + L2X0_CLEAN_INV_LINE_PA);
194*4882a593Smuzhiyun start += CACHE_LINE_SIZE;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (end & (CACHE_LINE_SIZE - 1)) {
198*4882a593Smuzhiyun end &= ~(CACHE_LINE_SIZE - 1);
199*4882a593Smuzhiyun writel_relaxed(end, base + L2X0_CLEAN_INV_LINE_PA);
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun __l2c210_op_pa_range(base + L2X0_INV_LINE_PA, start, end);
203*4882a593Smuzhiyun __l2c210_cache_sync(base);
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
l2c210_clean_range(unsigned long start,unsigned long end)206*4882a593Smuzhiyun static void l2c210_clean_range(unsigned long start, unsigned long end)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun void __iomem *base = l2x0_base;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
211*4882a593Smuzhiyun __l2c210_op_pa_range(base + L2X0_CLEAN_LINE_PA, start, end);
212*4882a593Smuzhiyun __l2c210_cache_sync(base);
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun
l2c210_flush_range(unsigned long start,unsigned long end)215*4882a593Smuzhiyun static void l2c210_flush_range(unsigned long start, unsigned long end)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun void __iomem *base = l2x0_base;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
220*4882a593Smuzhiyun __l2c210_op_pa_range(base + L2X0_CLEAN_INV_LINE_PA, start, end);
221*4882a593Smuzhiyun __l2c210_cache_sync(base);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
l2c210_flush_all(void)224*4882a593Smuzhiyun static void l2c210_flush_all(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun void __iomem *base = l2x0_base;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun BUG_ON(!irqs_disabled());
229*4882a593Smuzhiyun
230*4882a593Smuzhiyun __l2c_op_way(base + L2X0_CLEAN_INV_WAY);
231*4882a593Smuzhiyun __l2c210_cache_sync(base);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
l2c210_sync(void)234*4882a593Smuzhiyun static void l2c210_sync(void)
235*4882a593Smuzhiyun {
236*4882a593Smuzhiyun __l2c210_cache_sync(l2x0_base);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static const struct l2c_init_data l2c210_data __initconst = {
240*4882a593Smuzhiyun .type = "L2C-210",
241*4882a593Smuzhiyun .way_size_0 = SZ_8K,
242*4882a593Smuzhiyun .num_lock = 1,
243*4882a593Smuzhiyun .enable = l2c_enable,
244*4882a593Smuzhiyun .save = l2c_save,
245*4882a593Smuzhiyun .configure = l2c_configure,
246*4882a593Smuzhiyun .unlock = l2c_unlock,
247*4882a593Smuzhiyun .outer_cache = {
248*4882a593Smuzhiyun .inv_range = l2c210_inv_range,
249*4882a593Smuzhiyun .clean_range = l2c210_clean_range,
250*4882a593Smuzhiyun .flush_range = l2c210_flush_range,
251*4882a593Smuzhiyun .flush_all = l2c210_flush_all,
252*4882a593Smuzhiyun .disable = l2c_disable,
253*4882a593Smuzhiyun .sync = l2c210_sync,
254*4882a593Smuzhiyun .resume = l2c_resume,
255*4882a593Smuzhiyun },
256*4882a593Smuzhiyun };
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * L2C-220 specific code.
260*4882a593Smuzhiyun *
261*4882a593Smuzhiyun * All operations are background operations: they have to be waited for.
262*4882a593Smuzhiyun * Conflicting requests generate a slave error (which will cause an
263*4882a593Smuzhiyun * imprecise abort.) Never uses sync_reg_offset, so we hard-code the
264*4882a593Smuzhiyun * sync register here.
265*4882a593Smuzhiyun *
266*4882a593Smuzhiyun * However, we can re-use the l2c210_resume call.
267*4882a593Smuzhiyun */
__l2c220_cache_sync(void __iomem * base)268*4882a593Smuzhiyun static inline void __l2c220_cache_sync(void __iomem *base)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun writel_relaxed(0, base + L2X0_CACHE_SYNC);
271*4882a593Smuzhiyun l2c_wait_mask(base + L2X0_CACHE_SYNC, 1);
272*4882a593Smuzhiyun }
273*4882a593Smuzhiyun
l2c220_op_way(void __iomem * base,unsigned reg)274*4882a593Smuzhiyun static void l2c220_op_way(void __iomem *base, unsigned reg)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun unsigned long flags;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
279*4882a593Smuzhiyun __l2c_op_way(base + reg);
280*4882a593Smuzhiyun __l2c220_cache_sync(base);
281*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
282*4882a593Smuzhiyun }
283*4882a593Smuzhiyun
l2c220_op_pa_range(void __iomem * reg,unsigned long start,unsigned long end,unsigned long flags)284*4882a593Smuzhiyun static unsigned long l2c220_op_pa_range(void __iomem *reg, unsigned long start,
285*4882a593Smuzhiyun unsigned long end, unsigned long flags)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun raw_spinlock_t *lock = &l2x0_lock;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun while (start < end) {
290*4882a593Smuzhiyun unsigned long blk_end = start + min(end - start, 4096UL);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun while (start < blk_end) {
293*4882a593Smuzhiyun l2c_wait_mask(reg, 1);
294*4882a593Smuzhiyun writel_relaxed(start, reg);
295*4882a593Smuzhiyun start += CACHE_LINE_SIZE;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun if (blk_end < end) {
299*4882a593Smuzhiyun raw_spin_unlock_irqrestore(lock, flags);
300*4882a593Smuzhiyun raw_spin_lock_irqsave(lock, flags);
301*4882a593Smuzhiyun }
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun return flags;
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun
l2c220_inv_range(unsigned long start,unsigned long end)307*4882a593Smuzhiyun static void l2c220_inv_range(unsigned long start, unsigned long end)
308*4882a593Smuzhiyun {
309*4882a593Smuzhiyun void __iomem *base = l2x0_base;
310*4882a593Smuzhiyun unsigned long flags;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
313*4882a593Smuzhiyun if ((start | end) & (CACHE_LINE_SIZE - 1)) {
314*4882a593Smuzhiyun if (start & (CACHE_LINE_SIZE - 1)) {
315*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
316*4882a593Smuzhiyun writel_relaxed(start, base + L2X0_CLEAN_INV_LINE_PA);
317*4882a593Smuzhiyun start += CACHE_LINE_SIZE;
318*4882a593Smuzhiyun }
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (end & (CACHE_LINE_SIZE - 1)) {
321*4882a593Smuzhiyun end &= ~(CACHE_LINE_SIZE - 1);
322*4882a593Smuzhiyun l2c_wait_mask(base + L2X0_CLEAN_INV_LINE_PA, 1);
323*4882a593Smuzhiyun writel_relaxed(end, base + L2X0_CLEAN_INV_LINE_PA);
324*4882a593Smuzhiyun }
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun flags = l2c220_op_pa_range(base + L2X0_INV_LINE_PA,
328*4882a593Smuzhiyun start, end, flags);
329*4882a593Smuzhiyun l2c_wait_mask(base + L2X0_INV_LINE_PA, 1);
330*4882a593Smuzhiyun __l2c220_cache_sync(base);
331*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
332*4882a593Smuzhiyun }
333*4882a593Smuzhiyun
l2c220_clean_range(unsigned long start,unsigned long end)334*4882a593Smuzhiyun static void l2c220_clean_range(unsigned long start, unsigned long end)
335*4882a593Smuzhiyun {
336*4882a593Smuzhiyun void __iomem *base = l2x0_base;
337*4882a593Smuzhiyun unsigned long flags;
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
340*4882a593Smuzhiyun if ((end - start) >= l2x0_size) {
341*4882a593Smuzhiyun l2c220_op_way(base, L2X0_CLEAN_WAY);
342*4882a593Smuzhiyun return;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
346*4882a593Smuzhiyun flags = l2c220_op_pa_range(base + L2X0_CLEAN_LINE_PA,
347*4882a593Smuzhiyun start, end, flags);
348*4882a593Smuzhiyun l2c_wait_mask(base + L2X0_CLEAN_INV_LINE_PA, 1);
349*4882a593Smuzhiyun __l2c220_cache_sync(base);
350*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
l2c220_flush_range(unsigned long start,unsigned long end)353*4882a593Smuzhiyun static void l2c220_flush_range(unsigned long start, unsigned long end)
354*4882a593Smuzhiyun {
355*4882a593Smuzhiyun void __iomem *base = l2x0_base;
356*4882a593Smuzhiyun unsigned long flags;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
359*4882a593Smuzhiyun if ((end - start) >= l2x0_size) {
360*4882a593Smuzhiyun l2c220_op_way(base, L2X0_CLEAN_INV_WAY);
361*4882a593Smuzhiyun return;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
365*4882a593Smuzhiyun flags = l2c220_op_pa_range(base + L2X0_CLEAN_INV_LINE_PA,
366*4882a593Smuzhiyun start, end, flags);
367*4882a593Smuzhiyun l2c_wait_mask(base + L2X0_CLEAN_INV_LINE_PA, 1);
368*4882a593Smuzhiyun __l2c220_cache_sync(base);
369*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
l2c220_flush_all(void)372*4882a593Smuzhiyun static void l2c220_flush_all(void)
373*4882a593Smuzhiyun {
374*4882a593Smuzhiyun l2c220_op_way(l2x0_base, L2X0_CLEAN_INV_WAY);
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun
l2c220_sync(void)377*4882a593Smuzhiyun static void l2c220_sync(void)
378*4882a593Smuzhiyun {
379*4882a593Smuzhiyun unsigned long flags;
380*4882a593Smuzhiyun
381*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
382*4882a593Smuzhiyun __l2c220_cache_sync(l2x0_base);
383*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
l2c220_enable(void __iomem * base,unsigned num_lock)386*4882a593Smuzhiyun static void l2c220_enable(void __iomem *base, unsigned num_lock)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun /*
389*4882a593Smuzhiyun * Always enable non-secure access to the lockdown registers -
390*4882a593Smuzhiyun * we write to them as part of the L2C enable sequence so they
391*4882a593Smuzhiyun * need to be accessible.
392*4882a593Smuzhiyun */
393*4882a593Smuzhiyun l2x0_saved_regs.aux_ctrl |= L220_AUX_CTRL_NS_LOCKDOWN;
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun l2c_enable(base, num_lock);
396*4882a593Smuzhiyun }
397*4882a593Smuzhiyun
l2c220_unlock(void __iomem * base,unsigned num_lock)398*4882a593Smuzhiyun static void l2c220_unlock(void __iomem *base, unsigned num_lock)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun if (readl_relaxed(base + L2X0_AUX_CTRL) & L220_AUX_CTRL_NS_LOCKDOWN)
401*4882a593Smuzhiyun l2c_unlock(base, num_lock);
402*4882a593Smuzhiyun }
403*4882a593Smuzhiyun
404*4882a593Smuzhiyun static const struct l2c_init_data l2c220_data = {
405*4882a593Smuzhiyun .type = "L2C-220",
406*4882a593Smuzhiyun .way_size_0 = SZ_8K,
407*4882a593Smuzhiyun .num_lock = 1,
408*4882a593Smuzhiyun .enable = l2c220_enable,
409*4882a593Smuzhiyun .save = l2c_save,
410*4882a593Smuzhiyun .configure = l2c_configure,
411*4882a593Smuzhiyun .unlock = l2c220_unlock,
412*4882a593Smuzhiyun .outer_cache = {
413*4882a593Smuzhiyun .inv_range = l2c220_inv_range,
414*4882a593Smuzhiyun .clean_range = l2c220_clean_range,
415*4882a593Smuzhiyun .flush_range = l2c220_flush_range,
416*4882a593Smuzhiyun .flush_all = l2c220_flush_all,
417*4882a593Smuzhiyun .disable = l2c_disable,
418*4882a593Smuzhiyun .sync = l2c220_sync,
419*4882a593Smuzhiyun .resume = l2c_resume,
420*4882a593Smuzhiyun },
421*4882a593Smuzhiyun };
422*4882a593Smuzhiyun
423*4882a593Smuzhiyun /*
424*4882a593Smuzhiyun * L2C-310 specific code.
425*4882a593Smuzhiyun *
426*4882a593Smuzhiyun * Very similar to L2C-210, the PA, set/way and sync operations are atomic,
427*4882a593Smuzhiyun * and the way operations are all background tasks. However, issuing an
428*4882a593Smuzhiyun * operation while a background operation is in progress results in a
429*4882a593Smuzhiyun * SLVERR response. We can reuse:
430*4882a593Smuzhiyun *
431*4882a593Smuzhiyun * __l2c210_cache_sync (using sync_reg_offset)
432*4882a593Smuzhiyun * l2c210_sync
433*4882a593Smuzhiyun * l2c210_inv_range (if 588369 is not applicable)
434*4882a593Smuzhiyun * l2c210_clean_range
435*4882a593Smuzhiyun * l2c210_flush_range (if 588369 is not applicable)
436*4882a593Smuzhiyun * l2c210_flush_all (if 727915 is not applicable)
437*4882a593Smuzhiyun *
438*4882a593Smuzhiyun * Errata:
439*4882a593Smuzhiyun * 588369: PL310 R0P0->R1P0, fixed R2P0.
440*4882a593Smuzhiyun * Affects: all clean+invalidate operations
441*4882a593Smuzhiyun * clean and invalidate skips the invalidate step, so we need to issue
442*4882a593Smuzhiyun * separate operations. We also require the above debug workaround
443*4882a593Smuzhiyun * enclosing this code fragment on affected parts. On unaffected parts,
444*4882a593Smuzhiyun * we must not use this workaround without the debug register writes
445*4882a593Smuzhiyun * to avoid exposing a problem similar to 727915.
446*4882a593Smuzhiyun *
447*4882a593Smuzhiyun * 727915: PL310 R2P0->R3P0, fixed R3P1.
448*4882a593Smuzhiyun * Affects: clean+invalidate by way
449*4882a593Smuzhiyun * clean and invalidate by way runs in the background, and a store can
450*4882a593Smuzhiyun * hit the line between the clean operation and invalidate operation,
451*4882a593Smuzhiyun * resulting in the store being lost.
452*4882a593Smuzhiyun *
453*4882a593Smuzhiyun * 752271: PL310 R3P0->R3P1-50REL0, fixed R3P2.
454*4882a593Smuzhiyun * Affects: 8x64-bit (double fill) line fetches
455*4882a593Smuzhiyun * double fill line fetches can fail to cause dirty data to be evicted
456*4882a593Smuzhiyun * from the cache before the new data overwrites the second line.
457*4882a593Smuzhiyun *
458*4882a593Smuzhiyun * 753970: PL310 R3P0, fixed R3P1.
459*4882a593Smuzhiyun * Affects: sync
460*4882a593Smuzhiyun * prevents merging writes after the sync operation, until another L2C
461*4882a593Smuzhiyun * operation is performed (or a number of other conditions.)
462*4882a593Smuzhiyun *
463*4882a593Smuzhiyun * 769419: PL310 R0P0->R3P1, fixed R3P2.
464*4882a593Smuzhiyun * Affects: store buffer
465*4882a593Smuzhiyun * store buffer is not automatically drained.
466*4882a593Smuzhiyun */
l2c310_inv_range_erratum(unsigned long start,unsigned long end)467*4882a593Smuzhiyun static void l2c310_inv_range_erratum(unsigned long start, unsigned long end)
468*4882a593Smuzhiyun {
469*4882a593Smuzhiyun void __iomem *base = l2x0_base;
470*4882a593Smuzhiyun
471*4882a593Smuzhiyun if ((start | end) & (CACHE_LINE_SIZE - 1)) {
472*4882a593Smuzhiyun unsigned long flags;
473*4882a593Smuzhiyun
474*4882a593Smuzhiyun /* Erratum 588369 for both clean+invalidate operations */
475*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
476*4882a593Smuzhiyun l2c_set_debug(base, 0x03);
477*4882a593Smuzhiyun
478*4882a593Smuzhiyun if (start & (CACHE_LINE_SIZE - 1)) {
479*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
480*4882a593Smuzhiyun writel_relaxed(start, base + L2X0_CLEAN_LINE_PA);
481*4882a593Smuzhiyun writel_relaxed(start, base + L2X0_INV_LINE_PA);
482*4882a593Smuzhiyun start += CACHE_LINE_SIZE;
483*4882a593Smuzhiyun }
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun if (end & (CACHE_LINE_SIZE - 1)) {
486*4882a593Smuzhiyun end &= ~(CACHE_LINE_SIZE - 1);
487*4882a593Smuzhiyun writel_relaxed(end, base + L2X0_CLEAN_LINE_PA);
488*4882a593Smuzhiyun writel_relaxed(end, base + L2X0_INV_LINE_PA);
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun l2c_set_debug(base, 0x00);
492*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
493*4882a593Smuzhiyun }
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun __l2c210_op_pa_range(base + L2X0_INV_LINE_PA, start, end);
496*4882a593Smuzhiyun __l2c210_cache_sync(base);
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
l2c310_flush_range_erratum(unsigned long start,unsigned long end)499*4882a593Smuzhiyun static void l2c310_flush_range_erratum(unsigned long start, unsigned long end)
500*4882a593Smuzhiyun {
501*4882a593Smuzhiyun raw_spinlock_t *lock = &l2x0_lock;
502*4882a593Smuzhiyun unsigned long flags;
503*4882a593Smuzhiyun void __iomem *base = l2x0_base;
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun raw_spin_lock_irqsave(lock, flags);
506*4882a593Smuzhiyun while (start < end) {
507*4882a593Smuzhiyun unsigned long blk_end = start + min(end - start, 4096UL);
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun l2c_set_debug(base, 0x03);
510*4882a593Smuzhiyun while (start < blk_end) {
511*4882a593Smuzhiyun writel_relaxed(start, base + L2X0_CLEAN_LINE_PA);
512*4882a593Smuzhiyun writel_relaxed(start, base + L2X0_INV_LINE_PA);
513*4882a593Smuzhiyun start += CACHE_LINE_SIZE;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun l2c_set_debug(base, 0x00);
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun if (blk_end < end) {
518*4882a593Smuzhiyun raw_spin_unlock_irqrestore(lock, flags);
519*4882a593Smuzhiyun raw_spin_lock_irqsave(lock, flags);
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun }
522*4882a593Smuzhiyun raw_spin_unlock_irqrestore(lock, flags);
523*4882a593Smuzhiyun __l2c210_cache_sync(base);
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun
l2c310_flush_all_erratum(void)526*4882a593Smuzhiyun static void l2c310_flush_all_erratum(void)
527*4882a593Smuzhiyun {
528*4882a593Smuzhiyun void __iomem *base = l2x0_base;
529*4882a593Smuzhiyun unsigned long flags;
530*4882a593Smuzhiyun
531*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
532*4882a593Smuzhiyun l2c_set_debug(base, 0x03);
533*4882a593Smuzhiyun __l2c_op_way(base + L2X0_CLEAN_INV_WAY);
534*4882a593Smuzhiyun l2c_set_debug(base, 0x00);
535*4882a593Smuzhiyun __l2c210_cache_sync(base);
536*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
537*4882a593Smuzhiyun }
538*4882a593Smuzhiyun
l2c310_save(void __iomem * base)539*4882a593Smuzhiyun static void __init l2c310_save(void __iomem *base)
540*4882a593Smuzhiyun {
541*4882a593Smuzhiyun unsigned revision;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun l2c_save(base);
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun l2x0_saved_regs.tag_latency = readl_relaxed(base +
546*4882a593Smuzhiyun L310_TAG_LATENCY_CTRL);
547*4882a593Smuzhiyun l2x0_saved_regs.data_latency = readl_relaxed(base +
548*4882a593Smuzhiyun L310_DATA_LATENCY_CTRL);
549*4882a593Smuzhiyun l2x0_saved_regs.filter_end = readl_relaxed(base +
550*4882a593Smuzhiyun L310_ADDR_FILTER_END);
551*4882a593Smuzhiyun l2x0_saved_regs.filter_start = readl_relaxed(base +
552*4882a593Smuzhiyun L310_ADDR_FILTER_START);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun revision = readl_relaxed(base + L2X0_CACHE_ID) &
555*4882a593Smuzhiyun L2X0_CACHE_ID_RTL_MASK;
556*4882a593Smuzhiyun
557*4882a593Smuzhiyun /* From r2p0, there is Prefetch offset/control register */
558*4882a593Smuzhiyun if (revision >= L310_CACHE_ID_RTL_R2P0)
559*4882a593Smuzhiyun l2x0_saved_regs.prefetch_ctrl = readl_relaxed(base +
560*4882a593Smuzhiyun L310_PREFETCH_CTRL);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun /* From r3p0, there is Power control register */
563*4882a593Smuzhiyun if (revision >= L310_CACHE_ID_RTL_R3P0)
564*4882a593Smuzhiyun l2x0_saved_regs.pwr_ctrl = readl_relaxed(base +
565*4882a593Smuzhiyun L310_POWER_CTRL);
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
l2c310_configure(void __iomem * base)568*4882a593Smuzhiyun static void l2c310_configure(void __iomem *base)
569*4882a593Smuzhiyun {
570*4882a593Smuzhiyun unsigned revision;
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun l2c_configure(base);
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun /* restore pl310 setup */
575*4882a593Smuzhiyun l2c_write_sec(l2x0_saved_regs.tag_latency, base,
576*4882a593Smuzhiyun L310_TAG_LATENCY_CTRL);
577*4882a593Smuzhiyun l2c_write_sec(l2x0_saved_regs.data_latency, base,
578*4882a593Smuzhiyun L310_DATA_LATENCY_CTRL);
579*4882a593Smuzhiyun l2c_write_sec(l2x0_saved_regs.filter_end, base,
580*4882a593Smuzhiyun L310_ADDR_FILTER_END);
581*4882a593Smuzhiyun l2c_write_sec(l2x0_saved_regs.filter_start, base,
582*4882a593Smuzhiyun L310_ADDR_FILTER_START);
583*4882a593Smuzhiyun
584*4882a593Smuzhiyun revision = readl_relaxed(base + L2X0_CACHE_ID) &
585*4882a593Smuzhiyun L2X0_CACHE_ID_RTL_MASK;
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun if (revision >= L310_CACHE_ID_RTL_R2P0)
588*4882a593Smuzhiyun l2c_write_sec(l2x0_saved_regs.prefetch_ctrl, base,
589*4882a593Smuzhiyun L310_PREFETCH_CTRL);
590*4882a593Smuzhiyun if (revision >= L310_CACHE_ID_RTL_R3P0)
591*4882a593Smuzhiyun l2c_write_sec(l2x0_saved_regs.pwr_ctrl, base,
592*4882a593Smuzhiyun L310_POWER_CTRL);
593*4882a593Smuzhiyun }
594*4882a593Smuzhiyun
l2c310_starting_cpu(unsigned int cpu)595*4882a593Smuzhiyun static int l2c310_starting_cpu(unsigned int cpu)
596*4882a593Smuzhiyun {
597*4882a593Smuzhiyun set_auxcr(get_auxcr() | BIT(3) | BIT(2) | BIT(1));
598*4882a593Smuzhiyun return 0;
599*4882a593Smuzhiyun }
600*4882a593Smuzhiyun
l2c310_dying_cpu(unsigned int cpu)601*4882a593Smuzhiyun static int l2c310_dying_cpu(unsigned int cpu)
602*4882a593Smuzhiyun {
603*4882a593Smuzhiyun set_auxcr(get_auxcr() & ~(BIT(3) | BIT(2) | BIT(1)));
604*4882a593Smuzhiyun return 0;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
l2c310_enable(void __iomem * base,unsigned num_lock)607*4882a593Smuzhiyun static void __init l2c310_enable(void __iomem *base, unsigned num_lock)
608*4882a593Smuzhiyun {
609*4882a593Smuzhiyun unsigned rev = readl_relaxed(base + L2X0_CACHE_ID) & L2X0_CACHE_ID_RTL_MASK;
610*4882a593Smuzhiyun bool cortex_a9 = read_cpuid_part() == ARM_CPU_PART_CORTEX_A9;
611*4882a593Smuzhiyun u32 aux = l2x0_saved_regs.aux_ctrl;
612*4882a593Smuzhiyun
613*4882a593Smuzhiyun if (rev >= L310_CACHE_ID_RTL_R2P0) {
614*4882a593Smuzhiyun if (cortex_a9 && !l2x0_bresp_disable) {
615*4882a593Smuzhiyun aux |= L310_AUX_CTRL_EARLY_BRESP;
616*4882a593Smuzhiyun pr_info("L2C-310 enabling early BRESP for Cortex-A9\n");
617*4882a593Smuzhiyun } else if (aux & L310_AUX_CTRL_EARLY_BRESP) {
618*4882a593Smuzhiyun pr_warn("L2C-310 early BRESP only supported with Cortex-A9\n");
619*4882a593Smuzhiyun aux &= ~L310_AUX_CTRL_EARLY_BRESP;
620*4882a593Smuzhiyun }
621*4882a593Smuzhiyun }
622*4882a593Smuzhiyun
623*4882a593Smuzhiyun if (cortex_a9 && !l2x0_flz_disable) {
624*4882a593Smuzhiyun u32 aux_cur = readl_relaxed(base + L2X0_AUX_CTRL);
625*4882a593Smuzhiyun u32 acr = get_auxcr();
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun pr_debug("Cortex-A9 ACR=0x%08x\n", acr);
628*4882a593Smuzhiyun
629*4882a593Smuzhiyun if (acr & BIT(3) && !(aux_cur & L310_AUX_CTRL_FULL_LINE_ZERO))
630*4882a593Smuzhiyun pr_err("L2C-310: full line of zeros enabled in Cortex-A9 but not L2C-310 - invalid\n");
631*4882a593Smuzhiyun
632*4882a593Smuzhiyun if (aux & L310_AUX_CTRL_FULL_LINE_ZERO && !(acr & BIT(3)))
633*4882a593Smuzhiyun pr_err("L2C-310: enabling full line of zeros but not enabled in Cortex-A9\n");
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun if (!(aux & L310_AUX_CTRL_FULL_LINE_ZERO) && !outer_cache.write_sec) {
636*4882a593Smuzhiyun aux |= L310_AUX_CTRL_FULL_LINE_ZERO;
637*4882a593Smuzhiyun pr_info("L2C-310 full line of zeros enabled for Cortex-A9\n");
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun } else if (aux & (L310_AUX_CTRL_FULL_LINE_ZERO | L310_AUX_CTRL_EARLY_BRESP)) {
640*4882a593Smuzhiyun pr_err("L2C-310: disabling Cortex-A9 specific feature bits\n");
641*4882a593Smuzhiyun aux &= ~(L310_AUX_CTRL_FULL_LINE_ZERO | L310_AUX_CTRL_EARLY_BRESP);
642*4882a593Smuzhiyun }
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun /*
645*4882a593Smuzhiyun * Always enable non-secure access to the lockdown registers -
646*4882a593Smuzhiyun * we write to them as part of the L2C enable sequence so they
647*4882a593Smuzhiyun * need to be accessible.
648*4882a593Smuzhiyun */
649*4882a593Smuzhiyun l2x0_saved_regs.aux_ctrl = aux | L310_AUX_CTRL_NS_LOCKDOWN;
650*4882a593Smuzhiyun
651*4882a593Smuzhiyun l2c_enable(base, num_lock);
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun /* Read back resulting AUX_CTRL value as it could have been altered. */
654*4882a593Smuzhiyun aux = readl_relaxed(base + L2X0_AUX_CTRL);
655*4882a593Smuzhiyun
656*4882a593Smuzhiyun if (aux & (L310_AUX_CTRL_DATA_PREFETCH | L310_AUX_CTRL_INSTR_PREFETCH)) {
657*4882a593Smuzhiyun u32 prefetch = readl_relaxed(base + L310_PREFETCH_CTRL);
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun pr_info("L2C-310 %s%s prefetch enabled, offset %u lines\n",
660*4882a593Smuzhiyun aux & L310_AUX_CTRL_INSTR_PREFETCH ? "I" : "",
661*4882a593Smuzhiyun aux & L310_AUX_CTRL_DATA_PREFETCH ? "D" : "",
662*4882a593Smuzhiyun 1 + (prefetch & L310_PREFETCH_CTRL_OFFSET_MASK));
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun /* r3p0 or later has power control register */
666*4882a593Smuzhiyun if (rev >= L310_CACHE_ID_RTL_R3P0) {
667*4882a593Smuzhiyun u32 power_ctrl;
668*4882a593Smuzhiyun
669*4882a593Smuzhiyun power_ctrl = readl_relaxed(base + L310_POWER_CTRL);
670*4882a593Smuzhiyun pr_info("L2C-310 dynamic clock gating %sabled, standby mode %sabled\n",
671*4882a593Smuzhiyun power_ctrl & L310_DYNAMIC_CLK_GATING_EN ? "en" : "dis",
672*4882a593Smuzhiyun power_ctrl & L310_STNDBY_MODE_EN ? "en" : "dis");
673*4882a593Smuzhiyun }
674*4882a593Smuzhiyun
675*4882a593Smuzhiyun if (aux & L310_AUX_CTRL_FULL_LINE_ZERO)
676*4882a593Smuzhiyun cpuhp_setup_state(CPUHP_AP_ARM_L2X0_STARTING,
677*4882a593Smuzhiyun "arm/l2x0:starting", l2c310_starting_cpu,
678*4882a593Smuzhiyun l2c310_dying_cpu);
679*4882a593Smuzhiyun }
680*4882a593Smuzhiyun
l2c310_fixup(void __iomem * base,u32 cache_id,struct outer_cache_fns * fns)681*4882a593Smuzhiyun static void __init l2c310_fixup(void __iomem *base, u32 cache_id,
682*4882a593Smuzhiyun struct outer_cache_fns *fns)
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun unsigned revision = cache_id & L2X0_CACHE_ID_RTL_MASK;
685*4882a593Smuzhiyun const char *errata[8];
686*4882a593Smuzhiyun unsigned n = 0;
687*4882a593Smuzhiyun
688*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PL310_ERRATA_588369) &&
689*4882a593Smuzhiyun revision < L310_CACHE_ID_RTL_R2P0 &&
690*4882a593Smuzhiyun /* For bcm compatibility */
691*4882a593Smuzhiyun fns->inv_range == l2c210_inv_range) {
692*4882a593Smuzhiyun fns->inv_range = l2c310_inv_range_erratum;
693*4882a593Smuzhiyun fns->flush_range = l2c310_flush_range_erratum;
694*4882a593Smuzhiyun errata[n++] = "588369";
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun
697*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PL310_ERRATA_727915) &&
698*4882a593Smuzhiyun revision >= L310_CACHE_ID_RTL_R2P0 &&
699*4882a593Smuzhiyun revision < L310_CACHE_ID_RTL_R3P1) {
700*4882a593Smuzhiyun fns->flush_all = l2c310_flush_all_erratum;
701*4882a593Smuzhiyun errata[n++] = "727915";
702*4882a593Smuzhiyun }
703*4882a593Smuzhiyun
704*4882a593Smuzhiyun if (revision >= L310_CACHE_ID_RTL_R3P0 &&
705*4882a593Smuzhiyun revision < L310_CACHE_ID_RTL_R3P2) {
706*4882a593Smuzhiyun u32 val = l2x0_saved_regs.prefetch_ctrl;
707*4882a593Smuzhiyun if (val & L310_PREFETCH_CTRL_DBL_LINEFILL) {
708*4882a593Smuzhiyun val &= ~L310_PREFETCH_CTRL_DBL_LINEFILL;
709*4882a593Smuzhiyun l2x0_saved_regs.prefetch_ctrl = val;
710*4882a593Smuzhiyun errata[n++] = "752271";
711*4882a593Smuzhiyun }
712*4882a593Smuzhiyun }
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PL310_ERRATA_753970) &&
715*4882a593Smuzhiyun revision == L310_CACHE_ID_RTL_R3P0) {
716*4882a593Smuzhiyun sync_reg_offset = L2X0_DUMMY_REG;
717*4882a593Smuzhiyun errata[n++] = "753970";
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_PL310_ERRATA_769419))
721*4882a593Smuzhiyun errata[n++] = "769419";
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun if (n) {
724*4882a593Smuzhiyun unsigned i;
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun pr_info("L2C-310 errat%s", n > 1 ? "a" : "um");
727*4882a593Smuzhiyun for (i = 0; i < n; i++)
728*4882a593Smuzhiyun pr_cont(" %s", errata[i]);
729*4882a593Smuzhiyun pr_cont(" enabled\n");
730*4882a593Smuzhiyun }
731*4882a593Smuzhiyun }
732*4882a593Smuzhiyun
l2c310_disable(void)733*4882a593Smuzhiyun static void l2c310_disable(void)
734*4882a593Smuzhiyun {
735*4882a593Smuzhiyun /*
736*4882a593Smuzhiyun * If full-line-of-zeros is enabled, we must first disable it in the
737*4882a593Smuzhiyun * Cortex-A9 auxiliary control register before disabling the L2 cache.
738*4882a593Smuzhiyun */
739*4882a593Smuzhiyun if (l2x0_saved_regs.aux_ctrl & L310_AUX_CTRL_FULL_LINE_ZERO)
740*4882a593Smuzhiyun set_auxcr(get_auxcr() & ~(BIT(3) | BIT(2) | BIT(1)));
741*4882a593Smuzhiyun
742*4882a593Smuzhiyun l2c_disable();
743*4882a593Smuzhiyun }
744*4882a593Smuzhiyun
l2c310_resume(void)745*4882a593Smuzhiyun static void l2c310_resume(void)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun l2c_resume();
748*4882a593Smuzhiyun
749*4882a593Smuzhiyun /* Re-enable full-line-of-zeros for Cortex-A9 */
750*4882a593Smuzhiyun if (l2x0_saved_regs.aux_ctrl & L310_AUX_CTRL_FULL_LINE_ZERO)
751*4882a593Smuzhiyun set_auxcr(get_auxcr() | BIT(3) | BIT(2) | BIT(1));
752*4882a593Smuzhiyun }
753*4882a593Smuzhiyun
l2c310_unlock(void __iomem * base,unsigned num_lock)754*4882a593Smuzhiyun static void l2c310_unlock(void __iomem *base, unsigned num_lock)
755*4882a593Smuzhiyun {
756*4882a593Smuzhiyun if (readl_relaxed(base + L2X0_AUX_CTRL) & L310_AUX_CTRL_NS_LOCKDOWN)
757*4882a593Smuzhiyun l2c_unlock(base, num_lock);
758*4882a593Smuzhiyun }
759*4882a593Smuzhiyun
760*4882a593Smuzhiyun static const struct l2c_init_data l2c310_init_fns __initconst = {
761*4882a593Smuzhiyun .type = "L2C-310",
762*4882a593Smuzhiyun .way_size_0 = SZ_8K,
763*4882a593Smuzhiyun .num_lock = 8,
764*4882a593Smuzhiyun .enable = l2c310_enable,
765*4882a593Smuzhiyun .fixup = l2c310_fixup,
766*4882a593Smuzhiyun .save = l2c310_save,
767*4882a593Smuzhiyun .configure = l2c310_configure,
768*4882a593Smuzhiyun .unlock = l2c310_unlock,
769*4882a593Smuzhiyun .outer_cache = {
770*4882a593Smuzhiyun .inv_range = l2c210_inv_range,
771*4882a593Smuzhiyun .clean_range = l2c210_clean_range,
772*4882a593Smuzhiyun .flush_range = l2c210_flush_range,
773*4882a593Smuzhiyun .flush_all = l2c210_flush_all,
774*4882a593Smuzhiyun .disable = l2c310_disable,
775*4882a593Smuzhiyun .sync = l2c210_sync,
776*4882a593Smuzhiyun .resume = l2c310_resume,
777*4882a593Smuzhiyun },
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun
__l2c_init(const struct l2c_init_data * data,u32 aux_val,u32 aux_mask,u32 cache_id,bool nosync)780*4882a593Smuzhiyun static int __init __l2c_init(const struct l2c_init_data *data,
781*4882a593Smuzhiyun u32 aux_val, u32 aux_mask, u32 cache_id, bool nosync)
782*4882a593Smuzhiyun {
783*4882a593Smuzhiyun struct outer_cache_fns fns;
784*4882a593Smuzhiyun unsigned way_size_bits, ways;
785*4882a593Smuzhiyun u32 aux, old_aux;
786*4882a593Smuzhiyun
787*4882a593Smuzhiyun /*
788*4882a593Smuzhiyun * Save the pointer globally so that callbacks which do not receive
789*4882a593Smuzhiyun * context from callers can access the structure.
790*4882a593Smuzhiyun */
791*4882a593Smuzhiyun l2x0_data = kmemdup(data, sizeof(*data), GFP_KERNEL);
792*4882a593Smuzhiyun if (!l2x0_data)
793*4882a593Smuzhiyun return -ENOMEM;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /*
796*4882a593Smuzhiyun * Sanity check the aux values. aux_mask is the bits we preserve
797*4882a593Smuzhiyun * from reading the hardware register, and aux_val is the bits we
798*4882a593Smuzhiyun * set.
799*4882a593Smuzhiyun */
800*4882a593Smuzhiyun if (aux_val & aux_mask)
801*4882a593Smuzhiyun pr_alert("L2C: platform provided aux values permit register corruption.\n");
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun old_aux = aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
804*4882a593Smuzhiyun aux &= aux_mask;
805*4882a593Smuzhiyun aux |= aux_val;
806*4882a593Smuzhiyun
807*4882a593Smuzhiyun if (old_aux != aux)
808*4882a593Smuzhiyun pr_warn("L2C: DT/platform modifies aux control register: 0x%08x -> 0x%08x\n",
809*4882a593Smuzhiyun old_aux, aux);
810*4882a593Smuzhiyun
811*4882a593Smuzhiyun /* Determine the number of ways */
812*4882a593Smuzhiyun switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
813*4882a593Smuzhiyun case L2X0_CACHE_ID_PART_L310:
814*4882a593Smuzhiyun if ((aux_val | ~aux_mask) & (L2C_AUX_CTRL_WAY_SIZE_MASK | L310_AUX_CTRL_ASSOCIATIVITY_16))
815*4882a593Smuzhiyun pr_warn("L2C: DT/platform tries to modify or specify cache size\n");
816*4882a593Smuzhiyun if (aux & (1 << 16))
817*4882a593Smuzhiyun ways = 16;
818*4882a593Smuzhiyun else
819*4882a593Smuzhiyun ways = 8;
820*4882a593Smuzhiyun break;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun case L2X0_CACHE_ID_PART_L210:
823*4882a593Smuzhiyun case L2X0_CACHE_ID_PART_L220:
824*4882a593Smuzhiyun ways = (aux >> 13) & 0xf;
825*4882a593Smuzhiyun break;
826*4882a593Smuzhiyun
827*4882a593Smuzhiyun case AURORA_CACHE_ID:
828*4882a593Smuzhiyun ways = (aux >> 13) & 0xf;
829*4882a593Smuzhiyun ways = 2 << ((ways + 1) >> 2);
830*4882a593Smuzhiyun break;
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun default:
833*4882a593Smuzhiyun /* Assume unknown chips have 8 ways */
834*4882a593Smuzhiyun ways = 8;
835*4882a593Smuzhiyun break;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun
838*4882a593Smuzhiyun l2x0_way_mask = (1 << ways) - 1;
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun /*
841*4882a593Smuzhiyun * way_size_0 is the size that a way_size value of zero would be
842*4882a593Smuzhiyun * given the calculation: way_size = way_size_0 << way_size_bits.
843*4882a593Smuzhiyun * So, if way_size_bits=0 is reserved, but way_size_bits=1 is 16k,
844*4882a593Smuzhiyun * then way_size_0 would be 8k.
845*4882a593Smuzhiyun *
846*4882a593Smuzhiyun * L2 cache size = number of ways * way size.
847*4882a593Smuzhiyun */
848*4882a593Smuzhiyun way_size_bits = (aux & L2C_AUX_CTRL_WAY_SIZE_MASK) >>
849*4882a593Smuzhiyun L2C_AUX_CTRL_WAY_SIZE_SHIFT;
850*4882a593Smuzhiyun l2x0_size = ways * (data->way_size_0 << way_size_bits);
851*4882a593Smuzhiyun
852*4882a593Smuzhiyun fns = data->outer_cache;
853*4882a593Smuzhiyun fns.write_sec = outer_cache.write_sec;
854*4882a593Smuzhiyun fns.configure = outer_cache.configure;
855*4882a593Smuzhiyun if (data->fixup)
856*4882a593Smuzhiyun data->fixup(l2x0_base, cache_id, &fns);
857*4882a593Smuzhiyun if (nosync) {
858*4882a593Smuzhiyun pr_info("L2C: disabling outer sync\n");
859*4882a593Smuzhiyun fns.sync = NULL;
860*4882a593Smuzhiyun }
861*4882a593Smuzhiyun
862*4882a593Smuzhiyun /*
863*4882a593Smuzhiyun * Check if l2x0 controller is already enabled. If we are booting
864*4882a593Smuzhiyun * in non-secure mode accessing the below registers will fault.
865*4882a593Smuzhiyun */
866*4882a593Smuzhiyun if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN)) {
867*4882a593Smuzhiyun l2x0_saved_regs.aux_ctrl = aux;
868*4882a593Smuzhiyun
869*4882a593Smuzhiyun data->enable(l2x0_base, data->num_lock);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun
872*4882a593Smuzhiyun outer_cache = fns;
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun /*
875*4882a593Smuzhiyun * It is strange to save the register state before initialisation,
876*4882a593Smuzhiyun * but hey, this is what the DT implementations decided to do.
877*4882a593Smuzhiyun */
878*4882a593Smuzhiyun if (data->save)
879*4882a593Smuzhiyun data->save(l2x0_base);
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun /* Re-read it in case some bits are reserved. */
882*4882a593Smuzhiyun aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun pr_info("%s cache controller enabled, %d ways, %d kB\n",
885*4882a593Smuzhiyun data->type, ways, l2x0_size >> 10);
886*4882a593Smuzhiyun pr_info("%s: CACHE_ID 0x%08x, AUX_CTRL 0x%08x\n",
887*4882a593Smuzhiyun data->type, cache_id, aux);
888*4882a593Smuzhiyun
889*4882a593Smuzhiyun l2x0_pmu_register(l2x0_base, cache_id);
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun return 0;
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
l2x0_init(void __iomem * base,u32 aux_val,u32 aux_mask)894*4882a593Smuzhiyun void __init l2x0_init(void __iomem *base, u32 aux_val, u32 aux_mask)
895*4882a593Smuzhiyun {
896*4882a593Smuzhiyun const struct l2c_init_data *data;
897*4882a593Smuzhiyun u32 cache_id;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun l2x0_base = base;
900*4882a593Smuzhiyun
901*4882a593Smuzhiyun cache_id = readl_relaxed(base + L2X0_CACHE_ID);
902*4882a593Smuzhiyun
903*4882a593Smuzhiyun switch (cache_id & L2X0_CACHE_ID_PART_MASK) {
904*4882a593Smuzhiyun default:
905*4882a593Smuzhiyun case L2X0_CACHE_ID_PART_L210:
906*4882a593Smuzhiyun data = &l2c210_data;
907*4882a593Smuzhiyun break;
908*4882a593Smuzhiyun
909*4882a593Smuzhiyun case L2X0_CACHE_ID_PART_L220:
910*4882a593Smuzhiyun data = &l2c220_data;
911*4882a593Smuzhiyun break;
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun case L2X0_CACHE_ID_PART_L310:
914*4882a593Smuzhiyun data = &l2c310_init_fns;
915*4882a593Smuzhiyun break;
916*4882a593Smuzhiyun }
917*4882a593Smuzhiyun
918*4882a593Smuzhiyun /* Read back current (default) hardware configuration */
919*4882a593Smuzhiyun if (data->save)
920*4882a593Smuzhiyun data->save(l2x0_base);
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun __l2c_init(data, aux_val, aux_mask, cache_id, false);
923*4882a593Smuzhiyun }
924*4882a593Smuzhiyun
925*4882a593Smuzhiyun #ifdef CONFIG_OF
926*4882a593Smuzhiyun static int l2_wt_override;
927*4882a593Smuzhiyun
928*4882a593Smuzhiyun /* Aurora don't have the cache ID register available, so we have to
929*4882a593Smuzhiyun * pass it though the device tree */
930*4882a593Smuzhiyun static u32 cache_id_part_number_from_dt;
931*4882a593Smuzhiyun
932*4882a593Smuzhiyun /**
933*4882a593Smuzhiyun * l2x0_cache_size_of_parse() - read cache size parameters from DT
934*4882a593Smuzhiyun * @np: the device tree node for the l2 cache
935*4882a593Smuzhiyun * @aux_val: pointer to machine-supplied auxilary register value, to
936*4882a593Smuzhiyun * be augmented by the call (bits to be set to 1)
937*4882a593Smuzhiyun * @aux_mask: pointer to machine-supplied auxilary register mask, to
938*4882a593Smuzhiyun * be augmented by the call (bits to be set to 0)
939*4882a593Smuzhiyun * @associativity: variable to return the calculated associativity in
940*4882a593Smuzhiyun * @max_way_size: the maximum size in bytes for the cache ways
941*4882a593Smuzhiyun */
l2x0_cache_size_of_parse(const struct device_node * np,u32 * aux_val,u32 * aux_mask,u32 * associativity,u32 max_way_size)942*4882a593Smuzhiyun static int __init l2x0_cache_size_of_parse(const struct device_node *np,
943*4882a593Smuzhiyun u32 *aux_val, u32 *aux_mask,
944*4882a593Smuzhiyun u32 *associativity,
945*4882a593Smuzhiyun u32 max_way_size)
946*4882a593Smuzhiyun {
947*4882a593Smuzhiyun u32 mask = 0, val = 0;
948*4882a593Smuzhiyun u32 cache_size = 0, sets = 0;
949*4882a593Smuzhiyun u32 way_size_bits = 1;
950*4882a593Smuzhiyun u32 way_size = 0;
951*4882a593Smuzhiyun u32 block_size = 0;
952*4882a593Smuzhiyun u32 line_size = 0;
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun of_property_read_u32(np, "cache-size", &cache_size);
955*4882a593Smuzhiyun of_property_read_u32(np, "cache-sets", &sets);
956*4882a593Smuzhiyun of_property_read_u32(np, "cache-block-size", &block_size);
957*4882a593Smuzhiyun of_property_read_u32(np, "cache-line-size", &line_size);
958*4882a593Smuzhiyun
959*4882a593Smuzhiyun if (!cache_size || !sets)
960*4882a593Smuzhiyun return -ENODEV;
961*4882a593Smuzhiyun
962*4882a593Smuzhiyun /* All these l2 caches have the same line = block size actually */
963*4882a593Smuzhiyun if (!line_size) {
964*4882a593Smuzhiyun if (block_size) {
965*4882a593Smuzhiyun /* If linesize is not given, it is equal to blocksize */
966*4882a593Smuzhiyun line_size = block_size;
967*4882a593Smuzhiyun } else {
968*4882a593Smuzhiyun /* Fall back to known size */
969*4882a593Smuzhiyun pr_warn("L2C OF: no cache block/line size given: "
970*4882a593Smuzhiyun "falling back to default size %d bytes\n",
971*4882a593Smuzhiyun CACHE_LINE_SIZE);
972*4882a593Smuzhiyun line_size = CACHE_LINE_SIZE;
973*4882a593Smuzhiyun }
974*4882a593Smuzhiyun }
975*4882a593Smuzhiyun
976*4882a593Smuzhiyun if (line_size != CACHE_LINE_SIZE)
977*4882a593Smuzhiyun pr_warn("L2C OF: DT supplied line size %d bytes does "
978*4882a593Smuzhiyun "not match hardware line size of %d bytes\n",
979*4882a593Smuzhiyun line_size,
980*4882a593Smuzhiyun CACHE_LINE_SIZE);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun /*
983*4882a593Smuzhiyun * Since:
984*4882a593Smuzhiyun * set size = cache size / sets
985*4882a593Smuzhiyun * ways = cache size / (sets * line size)
986*4882a593Smuzhiyun * way size = cache size / (cache size / (sets * line size))
987*4882a593Smuzhiyun * way size = sets * line size
988*4882a593Smuzhiyun * associativity = ways = cache size / way size
989*4882a593Smuzhiyun */
990*4882a593Smuzhiyun way_size = sets * line_size;
991*4882a593Smuzhiyun *associativity = cache_size / way_size;
992*4882a593Smuzhiyun
993*4882a593Smuzhiyun if (way_size > max_way_size) {
994*4882a593Smuzhiyun pr_err("L2C OF: set size %dKB is too large\n", way_size);
995*4882a593Smuzhiyun return -EINVAL;
996*4882a593Smuzhiyun }
997*4882a593Smuzhiyun
998*4882a593Smuzhiyun pr_info("L2C OF: override cache size: %d bytes (%dKB)\n",
999*4882a593Smuzhiyun cache_size, cache_size >> 10);
1000*4882a593Smuzhiyun pr_info("L2C OF: override line size: %d bytes\n", line_size);
1001*4882a593Smuzhiyun pr_info("L2C OF: override way size: %d bytes (%dKB)\n",
1002*4882a593Smuzhiyun way_size, way_size >> 10);
1003*4882a593Smuzhiyun pr_info("L2C OF: override associativity: %d\n", *associativity);
1004*4882a593Smuzhiyun
1005*4882a593Smuzhiyun /*
1006*4882a593Smuzhiyun * Calculates the bits 17:19 to set for way size:
1007*4882a593Smuzhiyun * 512KB -> 6, 256KB -> 5, ... 16KB -> 1
1008*4882a593Smuzhiyun */
1009*4882a593Smuzhiyun way_size_bits = ilog2(way_size >> 10) - 3;
1010*4882a593Smuzhiyun if (way_size_bits < 1 || way_size_bits > 6) {
1011*4882a593Smuzhiyun pr_err("L2C OF: cache way size illegal: %dKB is not mapped\n",
1012*4882a593Smuzhiyun way_size);
1013*4882a593Smuzhiyun return -EINVAL;
1014*4882a593Smuzhiyun }
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun mask |= L2C_AUX_CTRL_WAY_SIZE_MASK;
1017*4882a593Smuzhiyun val |= (way_size_bits << L2C_AUX_CTRL_WAY_SIZE_SHIFT);
1018*4882a593Smuzhiyun
1019*4882a593Smuzhiyun *aux_val &= ~mask;
1020*4882a593Smuzhiyun *aux_val |= val;
1021*4882a593Smuzhiyun *aux_mask &= ~mask;
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun return 0;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
l2x0_of_parse(const struct device_node * np,u32 * aux_val,u32 * aux_mask)1026*4882a593Smuzhiyun static void __init l2x0_of_parse(const struct device_node *np,
1027*4882a593Smuzhiyun u32 *aux_val, u32 *aux_mask)
1028*4882a593Smuzhiyun {
1029*4882a593Smuzhiyun u32 data[2] = { 0, 0 };
1030*4882a593Smuzhiyun u32 tag = 0;
1031*4882a593Smuzhiyun u32 dirty = 0;
1032*4882a593Smuzhiyun u32 val = 0, mask = 0;
1033*4882a593Smuzhiyun u32 assoc;
1034*4882a593Smuzhiyun int ret;
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun of_property_read_u32(np, "arm,tag-latency", &tag);
1037*4882a593Smuzhiyun if (tag) {
1038*4882a593Smuzhiyun mask |= L2X0_AUX_CTRL_TAG_LATENCY_MASK;
1039*4882a593Smuzhiyun val |= (tag - 1) << L2X0_AUX_CTRL_TAG_LATENCY_SHIFT;
1040*4882a593Smuzhiyun }
1041*4882a593Smuzhiyun
1042*4882a593Smuzhiyun of_property_read_u32_array(np, "arm,data-latency",
1043*4882a593Smuzhiyun data, ARRAY_SIZE(data));
1044*4882a593Smuzhiyun if (data[0] && data[1]) {
1045*4882a593Smuzhiyun mask |= L2X0_AUX_CTRL_DATA_RD_LATENCY_MASK |
1046*4882a593Smuzhiyun L2X0_AUX_CTRL_DATA_WR_LATENCY_MASK;
1047*4882a593Smuzhiyun val |= ((data[0] - 1) << L2X0_AUX_CTRL_DATA_RD_LATENCY_SHIFT) |
1048*4882a593Smuzhiyun ((data[1] - 1) << L2X0_AUX_CTRL_DATA_WR_LATENCY_SHIFT);
1049*4882a593Smuzhiyun }
1050*4882a593Smuzhiyun
1051*4882a593Smuzhiyun of_property_read_u32(np, "arm,dirty-latency", &dirty);
1052*4882a593Smuzhiyun if (dirty) {
1053*4882a593Smuzhiyun mask |= L2X0_AUX_CTRL_DIRTY_LATENCY_MASK;
1054*4882a593Smuzhiyun val |= (dirty - 1) << L2X0_AUX_CTRL_DIRTY_LATENCY_SHIFT;
1055*4882a593Smuzhiyun }
1056*4882a593Smuzhiyun
1057*4882a593Smuzhiyun if (of_property_read_bool(np, "arm,parity-enable")) {
1058*4882a593Smuzhiyun mask &= ~L2C_AUX_CTRL_PARITY_ENABLE;
1059*4882a593Smuzhiyun val |= L2C_AUX_CTRL_PARITY_ENABLE;
1060*4882a593Smuzhiyun } else if (of_property_read_bool(np, "arm,parity-disable")) {
1061*4882a593Smuzhiyun mask &= ~L2C_AUX_CTRL_PARITY_ENABLE;
1062*4882a593Smuzhiyun }
1063*4882a593Smuzhiyun
1064*4882a593Smuzhiyun if (of_property_read_bool(np, "arm,shared-override")) {
1065*4882a593Smuzhiyun mask &= ~L2C_AUX_CTRL_SHARED_OVERRIDE;
1066*4882a593Smuzhiyun val |= L2C_AUX_CTRL_SHARED_OVERRIDE;
1067*4882a593Smuzhiyun }
1068*4882a593Smuzhiyun
1069*4882a593Smuzhiyun ret = l2x0_cache_size_of_parse(np, aux_val, aux_mask, &assoc, SZ_256K);
1070*4882a593Smuzhiyun if (ret)
1071*4882a593Smuzhiyun return;
1072*4882a593Smuzhiyun
1073*4882a593Smuzhiyun if (assoc > 8) {
1074*4882a593Smuzhiyun pr_err("l2x0 of: cache setting yield too high associativity\n");
1075*4882a593Smuzhiyun pr_err("l2x0 of: %d calculated, max 8\n", assoc);
1076*4882a593Smuzhiyun } else {
1077*4882a593Smuzhiyun mask |= L2X0_AUX_CTRL_ASSOC_MASK;
1078*4882a593Smuzhiyun val |= (assoc << L2X0_AUX_CTRL_ASSOC_SHIFT);
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun *aux_val &= ~mask;
1082*4882a593Smuzhiyun *aux_val |= val;
1083*4882a593Smuzhiyun *aux_mask &= ~mask;
1084*4882a593Smuzhiyun }
1085*4882a593Smuzhiyun
1086*4882a593Smuzhiyun static const struct l2c_init_data of_l2c210_data __initconst = {
1087*4882a593Smuzhiyun .type = "L2C-210",
1088*4882a593Smuzhiyun .way_size_0 = SZ_8K,
1089*4882a593Smuzhiyun .num_lock = 1,
1090*4882a593Smuzhiyun .of_parse = l2x0_of_parse,
1091*4882a593Smuzhiyun .enable = l2c_enable,
1092*4882a593Smuzhiyun .save = l2c_save,
1093*4882a593Smuzhiyun .configure = l2c_configure,
1094*4882a593Smuzhiyun .unlock = l2c_unlock,
1095*4882a593Smuzhiyun .outer_cache = {
1096*4882a593Smuzhiyun .inv_range = l2c210_inv_range,
1097*4882a593Smuzhiyun .clean_range = l2c210_clean_range,
1098*4882a593Smuzhiyun .flush_range = l2c210_flush_range,
1099*4882a593Smuzhiyun .flush_all = l2c210_flush_all,
1100*4882a593Smuzhiyun .disable = l2c_disable,
1101*4882a593Smuzhiyun .sync = l2c210_sync,
1102*4882a593Smuzhiyun .resume = l2c_resume,
1103*4882a593Smuzhiyun },
1104*4882a593Smuzhiyun };
1105*4882a593Smuzhiyun
1106*4882a593Smuzhiyun static const struct l2c_init_data of_l2c220_data __initconst = {
1107*4882a593Smuzhiyun .type = "L2C-220",
1108*4882a593Smuzhiyun .way_size_0 = SZ_8K,
1109*4882a593Smuzhiyun .num_lock = 1,
1110*4882a593Smuzhiyun .of_parse = l2x0_of_parse,
1111*4882a593Smuzhiyun .enable = l2c220_enable,
1112*4882a593Smuzhiyun .save = l2c_save,
1113*4882a593Smuzhiyun .configure = l2c_configure,
1114*4882a593Smuzhiyun .unlock = l2c220_unlock,
1115*4882a593Smuzhiyun .outer_cache = {
1116*4882a593Smuzhiyun .inv_range = l2c220_inv_range,
1117*4882a593Smuzhiyun .clean_range = l2c220_clean_range,
1118*4882a593Smuzhiyun .flush_range = l2c220_flush_range,
1119*4882a593Smuzhiyun .flush_all = l2c220_flush_all,
1120*4882a593Smuzhiyun .disable = l2c_disable,
1121*4882a593Smuzhiyun .sync = l2c220_sync,
1122*4882a593Smuzhiyun .resume = l2c_resume,
1123*4882a593Smuzhiyun },
1124*4882a593Smuzhiyun };
1125*4882a593Smuzhiyun
l2c310_of_parse(const struct device_node * np,u32 * aux_val,u32 * aux_mask)1126*4882a593Smuzhiyun static void __init l2c310_of_parse(const struct device_node *np,
1127*4882a593Smuzhiyun u32 *aux_val, u32 *aux_mask)
1128*4882a593Smuzhiyun {
1129*4882a593Smuzhiyun u32 data[3] = { 0, 0, 0 };
1130*4882a593Smuzhiyun u32 tag[3] = { 0, 0, 0 };
1131*4882a593Smuzhiyun u32 filter[2] = { 0, 0 };
1132*4882a593Smuzhiyun u32 assoc;
1133*4882a593Smuzhiyun u32 prefetch;
1134*4882a593Smuzhiyun u32 power;
1135*4882a593Smuzhiyun u32 val;
1136*4882a593Smuzhiyun int ret;
1137*4882a593Smuzhiyun
1138*4882a593Smuzhiyun of_property_read_u32_array(np, "arm,tag-latency", tag, ARRAY_SIZE(tag));
1139*4882a593Smuzhiyun if (tag[0] && tag[1] && tag[2])
1140*4882a593Smuzhiyun l2x0_saved_regs.tag_latency =
1141*4882a593Smuzhiyun L310_LATENCY_CTRL_RD(tag[0] - 1) |
1142*4882a593Smuzhiyun L310_LATENCY_CTRL_WR(tag[1] - 1) |
1143*4882a593Smuzhiyun L310_LATENCY_CTRL_SETUP(tag[2] - 1);
1144*4882a593Smuzhiyun
1145*4882a593Smuzhiyun of_property_read_u32_array(np, "arm,data-latency",
1146*4882a593Smuzhiyun data, ARRAY_SIZE(data));
1147*4882a593Smuzhiyun if (data[0] && data[1] && data[2])
1148*4882a593Smuzhiyun l2x0_saved_regs.data_latency =
1149*4882a593Smuzhiyun L310_LATENCY_CTRL_RD(data[0] - 1) |
1150*4882a593Smuzhiyun L310_LATENCY_CTRL_WR(data[1] - 1) |
1151*4882a593Smuzhiyun L310_LATENCY_CTRL_SETUP(data[2] - 1);
1152*4882a593Smuzhiyun
1153*4882a593Smuzhiyun of_property_read_u32_array(np, "arm,filter-ranges",
1154*4882a593Smuzhiyun filter, ARRAY_SIZE(filter));
1155*4882a593Smuzhiyun if (filter[1]) {
1156*4882a593Smuzhiyun l2x0_saved_regs.filter_end =
1157*4882a593Smuzhiyun ALIGN(filter[0] + filter[1], SZ_1M);
1158*4882a593Smuzhiyun l2x0_saved_regs.filter_start = (filter[0] & ~(SZ_1M - 1))
1159*4882a593Smuzhiyun | L310_ADDR_FILTER_EN;
1160*4882a593Smuzhiyun }
1161*4882a593Smuzhiyun
1162*4882a593Smuzhiyun ret = l2x0_cache_size_of_parse(np, aux_val, aux_mask, &assoc, SZ_512K);
1163*4882a593Smuzhiyun if (!ret) {
1164*4882a593Smuzhiyun switch (assoc) {
1165*4882a593Smuzhiyun case 16:
1166*4882a593Smuzhiyun *aux_val &= ~L2X0_AUX_CTRL_ASSOC_MASK;
1167*4882a593Smuzhiyun *aux_val |= L310_AUX_CTRL_ASSOCIATIVITY_16;
1168*4882a593Smuzhiyun *aux_mask &= ~L2X0_AUX_CTRL_ASSOC_MASK;
1169*4882a593Smuzhiyun break;
1170*4882a593Smuzhiyun case 8:
1171*4882a593Smuzhiyun *aux_val &= ~L2X0_AUX_CTRL_ASSOC_MASK;
1172*4882a593Smuzhiyun *aux_mask &= ~L2X0_AUX_CTRL_ASSOC_MASK;
1173*4882a593Smuzhiyun break;
1174*4882a593Smuzhiyun default:
1175*4882a593Smuzhiyun pr_err("L2C-310 OF cache associativity %d invalid, only 8 or 16 permitted\n",
1176*4882a593Smuzhiyun assoc);
1177*4882a593Smuzhiyun break;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun }
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun if (of_property_read_bool(np, "arm,shared-override")) {
1182*4882a593Smuzhiyun *aux_val |= L2C_AUX_CTRL_SHARED_OVERRIDE;
1183*4882a593Smuzhiyun *aux_mask &= ~L2C_AUX_CTRL_SHARED_OVERRIDE;
1184*4882a593Smuzhiyun }
1185*4882a593Smuzhiyun
1186*4882a593Smuzhiyun if (of_property_read_bool(np, "arm,parity-enable")) {
1187*4882a593Smuzhiyun *aux_val |= L2C_AUX_CTRL_PARITY_ENABLE;
1188*4882a593Smuzhiyun *aux_mask &= ~L2C_AUX_CTRL_PARITY_ENABLE;
1189*4882a593Smuzhiyun } else if (of_property_read_bool(np, "arm,parity-disable")) {
1190*4882a593Smuzhiyun *aux_val &= ~L2C_AUX_CTRL_PARITY_ENABLE;
1191*4882a593Smuzhiyun *aux_mask &= ~L2C_AUX_CTRL_PARITY_ENABLE;
1192*4882a593Smuzhiyun }
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (of_property_read_bool(np, "arm,early-bresp-disable"))
1195*4882a593Smuzhiyun l2x0_bresp_disable = true;
1196*4882a593Smuzhiyun
1197*4882a593Smuzhiyun if (of_property_read_bool(np, "arm,full-line-zero-disable"))
1198*4882a593Smuzhiyun l2x0_flz_disable = true;
1199*4882a593Smuzhiyun
1200*4882a593Smuzhiyun prefetch = l2x0_saved_regs.prefetch_ctrl;
1201*4882a593Smuzhiyun
1202*4882a593Smuzhiyun ret = of_property_read_u32(np, "arm,double-linefill", &val);
1203*4882a593Smuzhiyun if (ret == 0) {
1204*4882a593Smuzhiyun if (val)
1205*4882a593Smuzhiyun prefetch |= L310_PREFETCH_CTRL_DBL_LINEFILL;
1206*4882a593Smuzhiyun else
1207*4882a593Smuzhiyun prefetch &= ~L310_PREFETCH_CTRL_DBL_LINEFILL;
1208*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1209*4882a593Smuzhiyun pr_err("L2C-310 OF arm,double-linefill property value is missing\n");
1210*4882a593Smuzhiyun }
1211*4882a593Smuzhiyun
1212*4882a593Smuzhiyun ret = of_property_read_u32(np, "arm,double-linefill-incr", &val);
1213*4882a593Smuzhiyun if (ret == 0) {
1214*4882a593Smuzhiyun if (val)
1215*4882a593Smuzhiyun prefetch |= L310_PREFETCH_CTRL_DBL_LINEFILL_INCR;
1216*4882a593Smuzhiyun else
1217*4882a593Smuzhiyun prefetch &= ~L310_PREFETCH_CTRL_DBL_LINEFILL_INCR;
1218*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1219*4882a593Smuzhiyun pr_err("L2C-310 OF arm,double-linefill-incr property value is missing\n");
1220*4882a593Smuzhiyun }
1221*4882a593Smuzhiyun
1222*4882a593Smuzhiyun ret = of_property_read_u32(np, "arm,double-linefill-wrap", &val);
1223*4882a593Smuzhiyun if (ret == 0) {
1224*4882a593Smuzhiyun if (!val)
1225*4882a593Smuzhiyun prefetch |= L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP;
1226*4882a593Smuzhiyun else
1227*4882a593Smuzhiyun prefetch &= ~L310_PREFETCH_CTRL_DBL_LINEFILL_WRAP;
1228*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1229*4882a593Smuzhiyun pr_err("L2C-310 OF arm,double-linefill-wrap property value is missing\n");
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun ret = of_property_read_u32(np, "arm,prefetch-drop", &val);
1233*4882a593Smuzhiyun if (ret == 0) {
1234*4882a593Smuzhiyun if (val)
1235*4882a593Smuzhiyun prefetch |= L310_PREFETCH_CTRL_PREFETCH_DROP;
1236*4882a593Smuzhiyun else
1237*4882a593Smuzhiyun prefetch &= ~L310_PREFETCH_CTRL_PREFETCH_DROP;
1238*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1239*4882a593Smuzhiyun pr_err("L2C-310 OF arm,prefetch-drop property value is missing\n");
1240*4882a593Smuzhiyun }
1241*4882a593Smuzhiyun
1242*4882a593Smuzhiyun ret = of_property_read_u32(np, "arm,prefetch-offset", &val);
1243*4882a593Smuzhiyun if (ret == 0) {
1244*4882a593Smuzhiyun prefetch &= ~L310_PREFETCH_CTRL_OFFSET_MASK;
1245*4882a593Smuzhiyun prefetch |= val & L310_PREFETCH_CTRL_OFFSET_MASK;
1246*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1247*4882a593Smuzhiyun pr_err("L2C-310 OF arm,prefetch-offset property value is missing\n");
1248*4882a593Smuzhiyun }
1249*4882a593Smuzhiyun
1250*4882a593Smuzhiyun ret = of_property_read_u32(np, "prefetch-data", &val);
1251*4882a593Smuzhiyun if (ret == 0) {
1252*4882a593Smuzhiyun if (val) {
1253*4882a593Smuzhiyun prefetch |= L310_PREFETCH_CTRL_DATA_PREFETCH;
1254*4882a593Smuzhiyun *aux_val |= L310_PREFETCH_CTRL_DATA_PREFETCH;
1255*4882a593Smuzhiyun } else {
1256*4882a593Smuzhiyun prefetch &= ~L310_PREFETCH_CTRL_DATA_PREFETCH;
1257*4882a593Smuzhiyun *aux_val &= ~L310_PREFETCH_CTRL_DATA_PREFETCH;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun *aux_mask &= ~L310_PREFETCH_CTRL_DATA_PREFETCH;
1260*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1261*4882a593Smuzhiyun pr_err("L2C-310 OF prefetch-data property value is missing\n");
1262*4882a593Smuzhiyun }
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun ret = of_property_read_u32(np, "prefetch-instr", &val);
1265*4882a593Smuzhiyun if (ret == 0) {
1266*4882a593Smuzhiyun if (val) {
1267*4882a593Smuzhiyun prefetch |= L310_PREFETCH_CTRL_INSTR_PREFETCH;
1268*4882a593Smuzhiyun *aux_val |= L310_PREFETCH_CTRL_INSTR_PREFETCH;
1269*4882a593Smuzhiyun } else {
1270*4882a593Smuzhiyun prefetch &= ~L310_PREFETCH_CTRL_INSTR_PREFETCH;
1271*4882a593Smuzhiyun *aux_val &= ~L310_PREFETCH_CTRL_INSTR_PREFETCH;
1272*4882a593Smuzhiyun }
1273*4882a593Smuzhiyun *aux_mask &= ~L310_PREFETCH_CTRL_INSTR_PREFETCH;
1274*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1275*4882a593Smuzhiyun pr_err("L2C-310 OF prefetch-instr property value is missing\n");
1276*4882a593Smuzhiyun }
1277*4882a593Smuzhiyun
1278*4882a593Smuzhiyun l2x0_saved_regs.prefetch_ctrl = prefetch;
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun power = l2x0_saved_regs.pwr_ctrl |
1281*4882a593Smuzhiyun L310_DYNAMIC_CLK_GATING_EN | L310_STNDBY_MODE_EN;
1282*4882a593Smuzhiyun
1283*4882a593Smuzhiyun ret = of_property_read_u32(np, "arm,dynamic-clock-gating", &val);
1284*4882a593Smuzhiyun if (!ret) {
1285*4882a593Smuzhiyun if (!val)
1286*4882a593Smuzhiyun power &= ~L310_DYNAMIC_CLK_GATING_EN;
1287*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1288*4882a593Smuzhiyun pr_err("L2C-310 OF dynamic-clock-gating property value is missing or invalid\n");
1289*4882a593Smuzhiyun }
1290*4882a593Smuzhiyun ret = of_property_read_u32(np, "arm,standby-mode", &val);
1291*4882a593Smuzhiyun if (!ret) {
1292*4882a593Smuzhiyun if (!val)
1293*4882a593Smuzhiyun power &= ~L310_STNDBY_MODE_EN;
1294*4882a593Smuzhiyun } else if (ret != -EINVAL) {
1295*4882a593Smuzhiyun pr_err("L2C-310 OF standby-mode property value is missing or invalid\n");
1296*4882a593Smuzhiyun }
1297*4882a593Smuzhiyun
1298*4882a593Smuzhiyun l2x0_saved_regs.pwr_ctrl = power;
1299*4882a593Smuzhiyun }
1300*4882a593Smuzhiyun
1301*4882a593Smuzhiyun static const struct l2c_init_data of_l2c310_data __initconst = {
1302*4882a593Smuzhiyun .type = "L2C-310",
1303*4882a593Smuzhiyun .way_size_0 = SZ_8K,
1304*4882a593Smuzhiyun .num_lock = 8,
1305*4882a593Smuzhiyun .of_parse = l2c310_of_parse,
1306*4882a593Smuzhiyun .enable = l2c310_enable,
1307*4882a593Smuzhiyun .fixup = l2c310_fixup,
1308*4882a593Smuzhiyun .save = l2c310_save,
1309*4882a593Smuzhiyun .configure = l2c310_configure,
1310*4882a593Smuzhiyun .unlock = l2c310_unlock,
1311*4882a593Smuzhiyun .outer_cache = {
1312*4882a593Smuzhiyun .inv_range = l2c210_inv_range,
1313*4882a593Smuzhiyun .clean_range = l2c210_clean_range,
1314*4882a593Smuzhiyun .flush_range = l2c210_flush_range,
1315*4882a593Smuzhiyun .flush_all = l2c210_flush_all,
1316*4882a593Smuzhiyun .disable = l2c310_disable,
1317*4882a593Smuzhiyun .sync = l2c210_sync,
1318*4882a593Smuzhiyun .resume = l2c310_resume,
1319*4882a593Smuzhiyun },
1320*4882a593Smuzhiyun };
1321*4882a593Smuzhiyun
1322*4882a593Smuzhiyun /*
1323*4882a593Smuzhiyun * This is a variant of the of_l2c310_data with .sync set to
1324*4882a593Smuzhiyun * NULL. Outer sync operations are not needed when the system is I/O
1325*4882a593Smuzhiyun * coherent, and potentially harmful in certain situations (PCIe/PL310
1326*4882a593Smuzhiyun * deadlock on Armada 375/38x due to hardware I/O coherency). The
1327*4882a593Smuzhiyun * other operations are kept because they are infrequent (therefore do
1328*4882a593Smuzhiyun * not cause the deadlock in practice) and needed for secondary CPU
1329*4882a593Smuzhiyun * boot and other power management activities.
1330*4882a593Smuzhiyun */
1331*4882a593Smuzhiyun static const struct l2c_init_data of_l2c310_coherent_data __initconst = {
1332*4882a593Smuzhiyun .type = "L2C-310 Coherent",
1333*4882a593Smuzhiyun .way_size_0 = SZ_8K,
1334*4882a593Smuzhiyun .num_lock = 8,
1335*4882a593Smuzhiyun .of_parse = l2c310_of_parse,
1336*4882a593Smuzhiyun .enable = l2c310_enable,
1337*4882a593Smuzhiyun .fixup = l2c310_fixup,
1338*4882a593Smuzhiyun .save = l2c310_save,
1339*4882a593Smuzhiyun .configure = l2c310_configure,
1340*4882a593Smuzhiyun .unlock = l2c310_unlock,
1341*4882a593Smuzhiyun .outer_cache = {
1342*4882a593Smuzhiyun .inv_range = l2c210_inv_range,
1343*4882a593Smuzhiyun .clean_range = l2c210_clean_range,
1344*4882a593Smuzhiyun .flush_range = l2c210_flush_range,
1345*4882a593Smuzhiyun .flush_all = l2c210_flush_all,
1346*4882a593Smuzhiyun .disable = l2c310_disable,
1347*4882a593Smuzhiyun .resume = l2c310_resume,
1348*4882a593Smuzhiyun },
1349*4882a593Smuzhiyun };
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun /*
1352*4882a593Smuzhiyun * Note that the end addresses passed to Linux primitives are
1353*4882a593Smuzhiyun * noninclusive, while the hardware cache range operations use
1354*4882a593Smuzhiyun * inclusive start and end addresses.
1355*4882a593Smuzhiyun */
aurora_range_end(unsigned long start,unsigned long end)1356*4882a593Smuzhiyun static unsigned long aurora_range_end(unsigned long start, unsigned long end)
1357*4882a593Smuzhiyun {
1358*4882a593Smuzhiyun /*
1359*4882a593Smuzhiyun * Limit the number of cache lines processed at once,
1360*4882a593Smuzhiyun * since cache range operations stall the CPU pipeline
1361*4882a593Smuzhiyun * until completion.
1362*4882a593Smuzhiyun */
1363*4882a593Smuzhiyun if (end > start + AURORA_MAX_RANGE_SIZE)
1364*4882a593Smuzhiyun end = start + AURORA_MAX_RANGE_SIZE;
1365*4882a593Smuzhiyun
1366*4882a593Smuzhiyun /*
1367*4882a593Smuzhiyun * Cache range operations can't straddle a page boundary.
1368*4882a593Smuzhiyun */
1369*4882a593Smuzhiyun if (end > PAGE_ALIGN(start+1))
1370*4882a593Smuzhiyun end = PAGE_ALIGN(start+1);
1371*4882a593Smuzhiyun
1372*4882a593Smuzhiyun return end;
1373*4882a593Smuzhiyun }
1374*4882a593Smuzhiyun
aurora_pa_range(unsigned long start,unsigned long end,unsigned long offset)1375*4882a593Smuzhiyun static void aurora_pa_range(unsigned long start, unsigned long end,
1376*4882a593Smuzhiyun unsigned long offset)
1377*4882a593Smuzhiyun {
1378*4882a593Smuzhiyun void __iomem *base = l2x0_base;
1379*4882a593Smuzhiyun unsigned long range_end;
1380*4882a593Smuzhiyun unsigned long flags;
1381*4882a593Smuzhiyun
1382*4882a593Smuzhiyun /*
1383*4882a593Smuzhiyun * round start and end adresses up to cache line size
1384*4882a593Smuzhiyun */
1385*4882a593Smuzhiyun start &= ~(CACHE_LINE_SIZE - 1);
1386*4882a593Smuzhiyun end = ALIGN(end, CACHE_LINE_SIZE);
1387*4882a593Smuzhiyun
1388*4882a593Smuzhiyun /*
1389*4882a593Smuzhiyun * perform operation on all full cache lines between 'start' and 'end'
1390*4882a593Smuzhiyun */
1391*4882a593Smuzhiyun while (start < end) {
1392*4882a593Smuzhiyun range_end = aurora_range_end(start, end);
1393*4882a593Smuzhiyun
1394*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
1395*4882a593Smuzhiyun writel_relaxed(start, base + AURORA_RANGE_BASE_ADDR_REG);
1396*4882a593Smuzhiyun writel_relaxed(range_end - CACHE_LINE_SIZE, base + offset);
1397*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun writel_relaxed(0, base + AURORA_SYNC_REG);
1400*4882a593Smuzhiyun start = range_end;
1401*4882a593Smuzhiyun }
1402*4882a593Smuzhiyun }
aurora_inv_range(unsigned long start,unsigned long end)1403*4882a593Smuzhiyun static void aurora_inv_range(unsigned long start, unsigned long end)
1404*4882a593Smuzhiyun {
1405*4882a593Smuzhiyun aurora_pa_range(start, end, AURORA_INVAL_RANGE_REG);
1406*4882a593Smuzhiyun }
1407*4882a593Smuzhiyun
aurora_clean_range(unsigned long start,unsigned long end)1408*4882a593Smuzhiyun static void aurora_clean_range(unsigned long start, unsigned long end)
1409*4882a593Smuzhiyun {
1410*4882a593Smuzhiyun /*
1411*4882a593Smuzhiyun * If L2 is forced to WT, the L2 will always be clean and we
1412*4882a593Smuzhiyun * don't need to do anything here.
1413*4882a593Smuzhiyun */
1414*4882a593Smuzhiyun if (!l2_wt_override)
1415*4882a593Smuzhiyun aurora_pa_range(start, end, AURORA_CLEAN_RANGE_REG);
1416*4882a593Smuzhiyun }
1417*4882a593Smuzhiyun
aurora_flush_range(unsigned long start,unsigned long end)1418*4882a593Smuzhiyun static void aurora_flush_range(unsigned long start, unsigned long end)
1419*4882a593Smuzhiyun {
1420*4882a593Smuzhiyun if (l2_wt_override)
1421*4882a593Smuzhiyun aurora_pa_range(start, end, AURORA_INVAL_RANGE_REG);
1422*4882a593Smuzhiyun else
1423*4882a593Smuzhiyun aurora_pa_range(start, end, AURORA_FLUSH_RANGE_REG);
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun
aurora_flush_all(void)1426*4882a593Smuzhiyun static void aurora_flush_all(void)
1427*4882a593Smuzhiyun {
1428*4882a593Smuzhiyun void __iomem *base = l2x0_base;
1429*4882a593Smuzhiyun unsigned long flags;
1430*4882a593Smuzhiyun
1431*4882a593Smuzhiyun /* clean all ways */
1432*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
1433*4882a593Smuzhiyun __l2c_op_way(base + L2X0_CLEAN_INV_WAY);
1434*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
1435*4882a593Smuzhiyun
1436*4882a593Smuzhiyun writel_relaxed(0, base + AURORA_SYNC_REG);
1437*4882a593Smuzhiyun }
1438*4882a593Smuzhiyun
aurora_cache_sync(void)1439*4882a593Smuzhiyun static void aurora_cache_sync(void)
1440*4882a593Smuzhiyun {
1441*4882a593Smuzhiyun writel_relaxed(0, l2x0_base + AURORA_SYNC_REG);
1442*4882a593Smuzhiyun }
1443*4882a593Smuzhiyun
aurora_disable(void)1444*4882a593Smuzhiyun static void aurora_disable(void)
1445*4882a593Smuzhiyun {
1446*4882a593Smuzhiyun void __iomem *base = l2x0_base;
1447*4882a593Smuzhiyun unsigned long flags;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun raw_spin_lock_irqsave(&l2x0_lock, flags);
1450*4882a593Smuzhiyun __l2c_op_way(base + L2X0_CLEAN_INV_WAY);
1451*4882a593Smuzhiyun writel_relaxed(0, base + AURORA_SYNC_REG);
1452*4882a593Smuzhiyun l2c_write_sec(0, base, L2X0_CTRL);
1453*4882a593Smuzhiyun dsb(st);
1454*4882a593Smuzhiyun raw_spin_unlock_irqrestore(&l2x0_lock, flags);
1455*4882a593Smuzhiyun }
1456*4882a593Smuzhiyun
aurora_save(void __iomem * base)1457*4882a593Smuzhiyun static void aurora_save(void __iomem *base)
1458*4882a593Smuzhiyun {
1459*4882a593Smuzhiyun l2x0_saved_regs.ctrl = readl_relaxed(base + L2X0_CTRL);
1460*4882a593Smuzhiyun l2x0_saved_regs.aux_ctrl = readl_relaxed(base + L2X0_AUX_CTRL);
1461*4882a593Smuzhiyun }
1462*4882a593Smuzhiyun
1463*4882a593Smuzhiyun /*
1464*4882a593Smuzhiyun * For Aurora cache in no outer mode, enable via the CP15 coprocessor
1465*4882a593Smuzhiyun * broadcasting of cache commands to L2.
1466*4882a593Smuzhiyun */
aurora_enable_no_outer(void __iomem * base,unsigned num_lock)1467*4882a593Smuzhiyun static void __init aurora_enable_no_outer(void __iomem *base,
1468*4882a593Smuzhiyun unsigned num_lock)
1469*4882a593Smuzhiyun {
1470*4882a593Smuzhiyun u32 u;
1471*4882a593Smuzhiyun
1472*4882a593Smuzhiyun asm volatile("mrc p15, 1, %0, c15, c2, 0" : "=r" (u));
1473*4882a593Smuzhiyun u |= AURORA_CTRL_FW; /* Set the FW bit */
1474*4882a593Smuzhiyun asm volatile("mcr p15, 1, %0, c15, c2, 0" : : "r" (u));
1475*4882a593Smuzhiyun
1476*4882a593Smuzhiyun isb();
1477*4882a593Smuzhiyun
1478*4882a593Smuzhiyun l2c_enable(base, num_lock);
1479*4882a593Smuzhiyun }
1480*4882a593Smuzhiyun
aurora_fixup(void __iomem * base,u32 cache_id,struct outer_cache_fns * fns)1481*4882a593Smuzhiyun static void __init aurora_fixup(void __iomem *base, u32 cache_id,
1482*4882a593Smuzhiyun struct outer_cache_fns *fns)
1483*4882a593Smuzhiyun {
1484*4882a593Smuzhiyun sync_reg_offset = AURORA_SYNC_REG;
1485*4882a593Smuzhiyun }
1486*4882a593Smuzhiyun
aurora_of_parse(const struct device_node * np,u32 * aux_val,u32 * aux_mask)1487*4882a593Smuzhiyun static void __init aurora_of_parse(const struct device_node *np,
1488*4882a593Smuzhiyun u32 *aux_val, u32 *aux_mask)
1489*4882a593Smuzhiyun {
1490*4882a593Smuzhiyun u32 val = AURORA_ACR_REPLACEMENT_TYPE_SEMIPLRU;
1491*4882a593Smuzhiyun u32 mask = AURORA_ACR_REPLACEMENT_MASK;
1492*4882a593Smuzhiyun
1493*4882a593Smuzhiyun of_property_read_u32(np, "cache-id-part",
1494*4882a593Smuzhiyun &cache_id_part_number_from_dt);
1495*4882a593Smuzhiyun
1496*4882a593Smuzhiyun /* Determine and save the write policy */
1497*4882a593Smuzhiyun l2_wt_override = of_property_read_bool(np, "wt-override");
1498*4882a593Smuzhiyun
1499*4882a593Smuzhiyun if (l2_wt_override) {
1500*4882a593Smuzhiyun val |= AURORA_ACR_FORCE_WRITE_THRO_POLICY;
1501*4882a593Smuzhiyun mask |= AURORA_ACR_FORCE_WRITE_POLICY_MASK;
1502*4882a593Smuzhiyun }
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun if (of_property_read_bool(np, "marvell,ecc-enable")) {
1505*4882a593Smuzhiyun mask |= AURORA_ACR_ECC_EN;
1506*4882a593Smuzhiyun val |= AURORA_ACR_ECC_EN;
1507*4882a593Smuzhiyun }
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun if (of_property_read_bool(np, "arm,parity-enable")) {
1510*4882a593Smuzhiyun mask |= AURORA_ACR_PARITY_EN;
1511*4882a593Smuzhiyun val |= AURORA_ACR_PARITY_EN;
1512*4882a593Smuzhiyun } else if (of_property_read_bool(np, "arm,parity-disable")) {
1513*4882a593Smuzhiyun mask |= AURORA_ACR_PARITY_EN;
1514*4882a593Smuzhiyun }
1515*4882a593Smuzhiyun
1516*4882a593Smuzhiyun *aux_val &= ~mask;
1517*4882a593Smuzhiyun *aux_val |= val;
1518*4882a593Smuzhiyun *aux_mask &= ~mask;
1519*4882a593Smuzhiyun }
1520*4882a593Smuzhiyun
1521*4882a593Smuzhiyun static const struct l2c_init_data of_aurora_with_outer_data __initconst = {
1522*4882a593Smuzhiyun .type = "Aurora",
1523*4882a593Smuzhiyun .way_size_0 = SZ_4K,
1524*4882a593Smuzhiyun .num_lock = 4,
1525*4882a593Smuzhiyun .of_parse = aurora_of_parse,
1526*4882a593Smuzhiyun .enable = l2c_enable,
1527*4882a593Smuzhiyun .fixup = aurora_fixup,
1528*4882a593Smuzhiyun .save = aurora_save,
1529*4882a593Smuzhiyun .configure = l2c_configure,
1530*4882a593Smuzhiyun .unlock = l2c_unlock,
1531*4882a593Smuzhiyun .outer_cache = {
1532*4882a593Smuzhiyun .inv_range = aurora_inv_range,
1533*4882a593Smuzhiyun .clean_range = aurora_clean_range,
1534*4882a593Smuzhiyun .flush_range = aurora_flush_range,
1535*4882a593Smuzhiyun .flush_all = aurora_flush_all,
1536*4882a593Smuzhiyun .disable = aurora_disable,
1537*4882a593Smuzhiyun .sync = aurora_cache_sync,
1538*4882a593Smuzhiyun .resume = l2c_resume,
1539*4882a593Smuzhiyun },
1540*4882a593Smuzhiyun };
1541*4882a593Smuzhiyun
1542*4882a593Smuzhiyun static const struct l2c_init_data of_aurora_no_outer_data __initconst = {
1543*4882a593Smuzhiyun .type = "Aurora",
1544*4882a593Smuzhiyun .way_size_0 = SZ_4K,
1545*4882a593Smuzhiyun .num_lock = 4,
1546*4882a593Smuzhiyun .of_parse = aurora_of_parse,
1547*4882a593Smuzhiyun .enable = aurora_enable_no_outer,
1548*4882a593Smuzhiyun .fixup = aurora_fixup,
1549*4882a593Smuzhiyun .save = aurora_save,
1550*4882a593Smuzhiyun .configure = l2c_configure,
1551*4882a593Smuzhiyun .unlock = l2c_unlock,
1552*4882a593Smuzhiyun .outer_cache = {
1553*4882a593Smuzhiyun .resume = l2c_resume,
1554*4882a593Smuzhiyun },
1555*4882a593Smuzhiyun };
1556*4882a593Smuzhiyun
1557*4882a593Smuzhiyun /*
1558*4882a593Smuzhiyun * For certain Broadcom SoCs, depending on the address range, different offsets
1559*4882a593Smuzhiyun * need to be added to the address before passing it to L2 for
1560*4882a593Smuzhiyun * invalidation/clean/flush
1561*4882a593Smuzhiyun *
1562*4882a593Smuzhiyun * Section Address Range Offset EMI
1563*4882a593Smuzhiyun * 1 0x00000000 - 0x3FFFFFFF 0x80000000 VC
1564*4882a593Smuzhiyun * 2 0x40000000 - 0xBFFFFFFF 0x40000000 SYS
1565*4882a593Smuzhiyun * 3 0xC0000000 - 0xFFFFFFFF 0x80000000 VC
1566*4882a593Smuzhiyun *
1567*4882a593Smuzhiyun * When the start and end addresses have crossed two different sections, we
1568*4882a593Smuzhiyun * need to break the L2 operation into two, each within its own section.
1569*4882a593Smuzhiyun * For example, if we need to invalidate addresses starts at 0xBFFF0000 and
1570*4882a593Smuzhiyun * ends at 0xC0001000, we need do invalidate 1) 0xBFFF0000 - 0xBFFFFFFF and 2)
1571*4882a593Smuzhiyun * 0xC0000000 - 0xC0001000
1572*4882a593Smuzhiyun *
1573*4882a593Smuzhiyun * Note 1:
1574*4882a593Smuzhiyun * By breaking a single L2 operation into two, we may potentially suffer some
1575*4882a593Smuzhiyun * performance hit, but keep in mind the cross section case is very rare
1576*4882a593Smuzhiyun *
1577*4882a593Smuzhiyun * Note 2:
1578*4882a593Smuzhiyun * We do not need to handle the case when the start address is in
1579*4882a593Smuzhiyun * Section 1 and the end address is in Section 3, since it is not a valid use
1580*4882a593Smuzhiyun * case
1581*4882a593Smuzhiyun *
1582*4882a593Smuzhiyun * Note 3:
1583*4882a593Smuzhiyun * Section 1 in practical terms can no longer be used on rev A2. Because of
1584*4882a593Smuzhiyun * that the code does not need to handle section 1 at all.
1585*4882a593Smuzhiyun *
1586*4882a593Smuzhiyun */
1587*4882a593Smuzhiyun #define BCM_SYS_EMI_START_ADDR 0x40000000UL
1588*4882a593Smuzhiyun #define BCM_VC_EMI_SEC3_START_ADDR 0xC0000000UL
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun #define BCM_SYS_EMI_OFFSET 0x40000000UL
1591*4882a593Smuzhiyun #define BCM_VC_EMI_OFFSET 0x80000000UL
1592*4882a593Smuzhiyun
bcm_addr_is_sys_emi(unsigned long addr)1593*4882a593Smuzhiyun static inline int bcm_addr_is_sys_emi(unsigned long addr)
1594*4882a593Smuzhiyun {
1595*4882a593Smuzhiyun return (addr >= BCM_SYS_EMI_START_ADDR) &&
1596*4882a593Smuzhiyun (addr < BCM_VC_EMI_SEC3_START_ADDR);
1597*4882a593Smuzhiyun }
1598*4882a593Smuzhiyun
bcm_l2_phys_addr(unsigned long addr)1599*4882a593Smuzhiyun static inline unsigned long bcm_l2_phys_addr(unsigned long addr)
1600*4882a593Smuzhiyun {
1601*4882a593Smuzhiyun if (bcm_addr_is_sys_emi(addr))
1602*4882a593Smuzhiyun return addr + BCM_SYS_EMI_OFFSET;
1603*4882a593Smuzhiyun else
1604*4882a593Smuzhiyun return addr + BCM_VC_EMI_OFFSET;
1605*4882a593Smuzhiyun }
1606*4882a593Smuzhiyun
bcm_inv_range(unsigned long start,unsigned long end)1607*4882a593Smuzhiyun static void bcm_inv_range(unsigned long start, unsigned long end)
1608*4882a593Smuzhiyun {
1609*4882a593Smuzhiyun unsigned long new_start, new_end;
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun BUG_ON(start < BCM_SYS_EMI_START_ADDR);
1612*4882a593Smuzhiyun
1613*4882a593Smuzhiyun if (unlikely(end <= start))
1614*4882a593Smuzhiyun return;
1615*4882a593Smuzhiyun
1616*4882a593Smuzhiyun new_start = bcm_l2_phys_addr(start);
1617*4882a593Smuzhiyun new_end = bcm_l2_phys_addr(end);
1618*4882a593Smuzhiyun
1619*4882a593Smuzhiyun /* normal case, no cross section between start and end */
1620*4882a593Smuzhiyun if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
1621*4882a593Smuzhiyun l2c210_inv_range(new_start, new_end);
1622*4882a593Smuzhiyun return;
1623*4882a593Smuzhiyun }
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun /* They cross sections, so it can only be a cross from section
1626*4882a593Smuzhiyun * 2 to section 3
1627*4882a593Smuzhiyun */
1628*4882a593Smuzhiyun l2c210_inv_range(new_start,
1629*4882a593Smuzhiyun bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
1630*4882a593Smuzhiyun l2c210_inv_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
1631*4882a593Smuzhiyun new_end);
1632*4882a593Smuzhiyun }
1633*4882a593Smuzhiyun
bcm_clean_range(unsigned long start,unsigned long end)1634*4882a593Smuzhiyun static void bcm_clean_range(unsigned long start, unsigned long end)
1635*4882a593Smuzhiyun {
1636*4882a593Smuzhiyun unsigned long new_start, new_end;
1637*4882a593Smuzhiyun
1638*4882a593Smuzhiyun BUG_ON(start < BCM_SYS_EMI_START_ADDR);
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun if (unlikely(end <= start))
1641*4882a593Smuzhiyun return;
1642*4882a593Smuzhiyun
1643*4882a593Smuzhiyun new_start = bcm_l2_phys_addr(start);
1644*4882a593Smuzhiyun new_end = bcm_l2_phys_addr(end);
1645*4882a593Smuzhiyun
1646*4882a593Smuzhiyun /* normal case, no cross section between start and end */
1647*4882a593Smuzhiyun if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
1648*4882a593Smuzhiyun l2c210_clean_range(new_start, new_end);
1649*4882a593Smuzhiyun return;
1650*4882a593Smuzhiyun }
1651*4882a593Smuzhiyun
1652*4882a593Smuzhiyun /* They cross sections, so it can only be a cross from section
1653*4882a593Smuzhiyun * 2 to section 3
1654*4882a593Smuzhiyun */
1655*4882a593Smuzhiyun l2c210_clean_range(new_start,
1656*4882a593Smuzhiyun bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
1657*4882a593Smuzhiyun l2c210_clean_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
1658*4882a593Smuzhiyun new_end);
1659*4882a593Smuzhiyun }
1660*4882a593Smuzhiyun
bcm_flush_range(unsigned long start,unsigned long end)1661*4882a593Smuzhiyun static void bcm_flush_range(unsigned long start, unsigned long end)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun unsigned long new_start, new_end;
1664*4882a593Smuzhiyun
1665*4882a593Smuzhiyun BUG_ON(start < BCM_SYS_EMI_START_ADDR);
1666*4882a593Smuzhiyun
1667*4882a593Smuzhiyun if (unlikely(end <= start))
1668*4882a593Smuzhiyun return;
1669*4882a593Smuzhiyun
1670*4882a593Smuzhiyun if ((end - start) >= l2x0_size) {
1671*4882a593Smuzhiyun outer_cache.flush_all();
1672*4882a593Smuzhiyun return;
1673*4882a593Smuzhiyun }
1674*4882a593Smuzhiyun
1675*4882a593Smuzhiyun new_start = bcm_l2_phys_addr(start);
1676*4882a593Smuzhiyun new_end = bcm_l2_phys_addr(end);
1677*4882a593Smuzhiyun
1678*4882a593Smuzhiyun /* normal case, no cross section between start and end */
1679*4882a593Smuzhiyun if (likely(bcm_addr_is_sys_emi(end) || !bcm_addr_is_sys_emi(start))) {
1680*4882a593Smuzhiyun l2c210_flush_range(new_start, new_end);
1681*4882a593Smuzhiyun return;
1682*4882a593Smuzhiyun }
1683*4882a593Smuzhiyun
1684*4882a593Smuzhiyun /* They cross sections, so it can only be a cross from section
1685*4882a593Smuzhiyun * 2 to section 3
1686*4882a593Smuzhiyun */
1687*4882a593Smuzhiyun l2c210_flush_range(new_start,
1688*4882a593Smuzhiyun bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR-1));
1689*4882a593Smuzhiyun l2c210_flush_range(bcm_l2_phys_addr(BCM_VC_EMI_SEC3_START_ADDR),
1690*4882a593Smuzhiyun new_end);
1691*4882a593Smuzhiyun }
1692*4882a593Smuzhiyun
1693*4882a593Smuzhiyun /* Broadcom L2C-310 start from ARMs R3P2 or later, and require no fixups */
1694*4882a593Smuzhiyun static const struct l2c_init_data of_bcm_l2x0_data __initconst = {
1695*4882a593Smuzhiyun .type = "BCM-L2C-310",
1696*4882a593Smuzhiyun .way_size_0 = SZ_8K,
1697*4882a593Smuzhiyun .num_lock = 8,
1698*4882a593Smuzhiyun .of_parse = l2c310_of_parse,
1699*4882a593Smuzhiyun .enable = l2c310_enable,
1700*4882a593Smuzhiyun .save = l2c310_save,
1701*4882a593Smuzhiyun .configure = l2c310_configure,
1702*4882a593Smuzhiyun .unlock = l2c310_unlock,
1703*4882a593Smuzhiyun .outer_cache = {
1704*4882a593Smuzhiyun .inv_range = bcm_inv_range,
1705*4882a593Smuzhiyun .clean_range = bcm_clean_range,
1706*4882a593Smuzhiyun .flush_range = bcm_flush_range,
1707*4882a593Smuzhiyun .flush_all = l2c210_flush_all,
1708*4882a593Smuzhiyun .disable = l2c310_disable,
1709*4882a593Smuzhiyun .sync = l2c210_sync,
1710*4882a593Smuzhiyun .resume = l2c310_resume,
1711*4882a593Smuzhiyun },
1712*4882a593Smuzhiyun };
1713*4882a593Smuzhiyun
tauros3_save(void __iomem * base)1714*4882a593Smuzhiyun static void __init tauros3_save(void __iomem *base)
1715*4882a593Smuzhiyun {
1716*4882a593Smuzhiyun l2c_save(base);
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun l2x0_saved_regs.aux2_ctrl =
1719*4882a593Smuzhiyun readl_relaxed(base + TAUROS3_AUX2_CTRL);
1720*4882a593Smuzhiyun l2x0_saved_regs.prefetch_ctrl =
1721*4882a593Smuzhiyun readl_relaxed(base + L310_PREFETCH_CTRL);
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun
tauros3_configure(void __iomem * base)1724*4882a593Smuzhiyun static void tauros3_configure(void __iomem *base)
1725*4882a593Smuzhiyun {
1726*4882a593Smuzhiyun l2c_configure(base);
1727*4882a593Smuzhiyun writel_relaxed(l2x0_saved_regs.aux2_ctrl,
1728*4882a593Smuzhiyun base + TAUROS3_AUX2_CTRL);
1729*4882a593Smuzhiyun writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
1730*4882a593Smuzhiyun base + L310_PREFETCH_CTRL);
1731*4882a593Smuzhiyun }
1732*4882a593Smuzhiyun
1733*4882a593Smuzhiyun static const struct l2c_init_data of_tauros3_data __initconst = {
1734*4882a593Smuzhiyun .type = "Tauros3",
1735*4882a593Smuzhiyun .way_size_0 = SZ_8K,
1736*4882a593Smuzhiyun .num_lock = 8,
1737*4882a593Smuzhiyun .enable = l2c_enable,
1738*4882a593Smuzhiyun .save = tauros3_save,
1739*4882a593Smuzhiyun .configure = tauros3_configure,
1740*4882a593Smuzhiyun .unlock = l2c_unlock,
1741*4882a593Smuzhiyun /* Tauros3 broadcasts L1 cache operations to L2 */
1742*4882a593Smuzhiyun .outer_cache = {
1743*4882a593Smuzhiyun .resume = l2c_resume,
1744*4882a593Smuzhiyun },
1745*4882a593Smuzhiyun };
1746*4882a593Smuzhiyun
1747*4882a593Smuzhiyun #define L2C_ID(name, fns) { .compatible = name, .data = (void *)&fns }
1748*4882a593Smuzhiyun static const struct of_device_id l2x0_ids[] __initconst = {
1749*4882a593Smuzhiyun L2C_ID("arm,l210-cache", of_l2c210_data),
1750*4882a593Smuzhiyun L2C_ID("arm,l220-cache", of_l2c220_data),
1751*4882a593Smuzhiyun L2C_ID("arm,pl310-cache", of_l2c310_data),
1752*4882a593Smuzhiyun L2C_ID("brcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
1753*4882a593Smuzhiyun L2C_ID("marvell,aurora-outer-cache", of_aurora_with_outer_data),
1754*4882a593Smuzhiyun L2C_ID("marvell,aurora-system-cache", of_aurora_no_outer_data),
1755*4882a593Smuzhiyun L2C_ID("marvell,tauros3-cache", of_tauros3_data),
1756*4882a593Smuzhiyun /* Deprecated IDs */
1757*4882a593Smuzhiyun L2C_ID("bcm,bcm11351-a2-pl310-cache", of_bcm_l2x0_data),
1758*4882a593Smuzhiyun {}
1759*4882a593Smuzhiyun };
1760*4882a593Smuzhiyun
l2x0_of_init(u32 aux_val,u32 aux_mask)1761*4882a593Smuzhiyun int __init l2x0_of_init(u32 aux_val, u32 aux_mask)
1762*4882a593Smuzhiyun {
1763*4882a593Smuzhiyun const struct l2c_init_data *data;
1764*4882a593Smuzhiyun struct device_node *np;
1765*4882a593Smuzhiyun struct resource res;
1766*4882a593Smuzhiyun u32 cache_id, old_aux;
1767*4882a593Smuzhiyun u32 cache_level = 2;
1768*4882a593Smuzhiyun bool nosync = false;
1769*4882a593Smuzhiyun
1770*4882a593Smuzhiyun np = of_find_matching_node(NULL, l2x0_ids);
1771*4882a593Smuzhiyun if (!np)
1772*4882a593Smuzhiyun return -ENODEV;
1773*4882a593Smuzhiyun
1774*4882a593Smuzhiyun if (of_address_to_resource(np, 0, &res))
1775*4882a593Smuzhiyun return -ENODEV;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun l2x0_base = ioremap(res.start, resource_size(&res));
1778*4882a593Smuzhiyun if (!l2x0_base)
1779*4882a593Smuzhiyun return -ENOMEM;
1780*4882a593Smuzhiyun
1781*4882a593Smuzhiyun l2x0_saved_regs.phy_base = res.start;
1782*4882a593Smuzhiyun
1783*4882a593Smuzhiyun data = of_match_node(l2x0_ids, np)->data;
1784*4882a593Smuzhiyun
1785*4882a593Smuzhiyun if (of_device_is_compatible(np, "arm,pl310-cache") &&
1786*4882a593Smuzhiyun of_property_read_bool(np, "arm,io-coherent"))
1787*4882a593Smuzhiyun data = &of_l2c310_coherent_data;
1788*4882a593Smuzhiyun
1789*4882a593Smuzhiyun old_aux = readl_relaxed(l2x0_base + L2X0_AUX_CTRL);
1790*4882a593Smuzhiyun if (old_aux != ((old_aux & aux_mask) | aux_val)) {
1791*4882a593Smuzhiyun pr_warn("L2C: platform modifies aux control register: 0x%08x -> 0x%08x\n",
1792*4882a593Smuzhiyun old_aux, (old_aux & aux_mask) | aux_val);
1793*4882a593Smuzhiyun } else if (aux_mask != ~0U && aux_val != 0) {
1794*4882a593Smuzhiyun pr_alert("L2C: platform provided aux values match the hardware, so have no effect. Please remove them.\n");
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun
1797*4882a593Smuzhiyun /* All L2 caches are unified, so this property should be specified */
1798*4882a593Smuzhiyun if (!of_property_read_bool(np, "cache-unified"))
1799*4882a593Smuzhiyun pr_err("L2C: device tree omits to specify unified cache\n");
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun if (of_property_read_u32(np, "cache-level", &cache_level))
1802*4882a593Smuzhiyun pr_err("L2C: device tree omits to specify cache-level\n");
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun if (cache_level != 2)
1805*4882a593Smuzhiyun pr_err("L2C: device tree specifies invalid cache level\n");
1806*4882a593Smuzhiyun
1807*4882a593Smuzhiyun nosync = of_property_read_bool(np, "arm,outer-sync-disable");
1808*4882a593Smuzhiyun
1809*4882a593Smuzhiyun /* Read back current (default) hardware configuration */
1810*4882a593Smuzhiyun if (data->save)
1811*4882a593Smuzhiyun data->save(l2x0_base);
1812*4882a593Smuzhiyun
1813*4882a593Smuzhiyun /* L2 configuration can only be changed if the cache is disabled */
1814*4882a593Smuzhiyun if (!(readl_relaxed(l2x0_base + L2X0_CTRL) & L2X0_CTRL_EN))
1815*4882a593Smuzhiyun if (data->of_parse)
1816*4882a593Smuzhiyun data->of_parse(np, &aux_val, &aux_mask);
1817*4882a593Smuzhiyun
1818*4882a593Smuzhiyun if (cache_id_part_number_from_dt)
1819*4882a593Smuzhiyun cache_id = cache_id_part_number_from_dt;
1820*4882a593Smuzhiyun else
1821*4882a593Smuzhiyun cache_id = readl_relaxed(l2x0_base + L2X0_CACHE_ID);
1822*4882a593Smuzhiyun
1823*4882a593Smuzhiyun return __l2c_init(data, aux_val, aux_mask, cache_id, nosync);
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun #endif
1826