1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * This file contains common code that is intended to be used across
4*4882a593Smuzhiyun * boards so that it's not replicated.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Copyright (C) 2011 Xilinx
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/io.h>
11*4882a593Smuzhiyun #include <linux/kernel.h>
12*4882a593Smuzhiyun #include <linux/cpumask.h>
13*4882a593Smuzhiyun #include <linux/platform_device.h>
14*4882a593Smuzhiyun #include <linux/clk.h>
15*4882a593Smuzhiyun #include <linux/clk/zynq.h>
16*4882a593Smuzhiyun #include <linux/clocksource.h>
17*4882a593Smuzhiyun #include <linux/of_address.h>
18*4882a593Smuzhiyun #include <linux/of_clk.h>
19*4882a593Smuzhiyun #include <linux/of_irq.h>
20*4882a593Smuzhiyun #include <linux/of_platform.h>
21*4882a593Smuzhiyun #include <linux/of.h>
22*4882a593Smuzhiyun #include <linux/memblock.h>
23*4882a593Smuzhiyun #include <linux/irqchip.h>
24*4882a593Smuzhiyun #include <linux/irqchip/arm-gic.h>
25*4882a593Smuzhiyun #include <linux/slab.h>
26*4882a593Smuzhiyun #include <linux/sys_soc.h>
27*4882a593Smuzhiyun #include <linux/pgtable.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <asm/mach/arch.h>
30*4882a593Smuzhiyun #include <asm/mach/map.h>
31*4882a593Smuzhiyun #include <asm/mach/time.h>
32*4882a593Smuzhiyun #include <asm/mach-types.h>
33*4882a593Smuzhiyun #include <asm/page.h>
34*4882a593Smuzhiyun #include <asm/smp_scu.h>
35*4882a593Smuzhiyun #include <asm/system_info.h>
36*4882a593Smuzhiyun #include <asm/hardware/cache-l2x0.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "common.h"
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun #define ZYNQ_DEVCFG_MCTRL 0x80
41*4882a593Smuzhiyun #define ZYNQ_DEVCFG_PS_VERSION_SHIFT 28
42*4882a593Smuzhiyun #define ZYNQ_DEVCFG_PS_VERSION_MASK 0xF
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun void __iomem *zynq_scu_base;
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /**
47*4882a593Smuzhiyun * zynq_memory_init - Initialize special memory
48*4882a593Smuzhiyun *
49*4882a593Smuzhiyun * We need to stop things allocating the low memory as DMA can't work in
50*4882a593Smuzhiyun * the 1st 512K of memory.
51*4882a593Smuzhiyun */
zynq_memory_init(void)52*4882a593Smuzhiyun static void __init zynq_memory_init(void)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun if (!__pa(PAGE_OFFSET))
55*4882a593Smuzhiyun memblock_reserve(__pa(PAGE_OFFSET), 0x80000);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static struct platform_device zynq_cpuidle_device = {
59*4882a593Smuzhiyun .name = "cpuidle-zynq",
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /**
63*4882a593Smuzhiyun * zynq_get_revision - Get Zynq silicon revision
64*4882a593Smuzhiyun *
65*4882a593Smuzhiyun * Return: Silicon version or -1 otherwise
66*4882a593Smuzhiyun */
zynq_get_revision(void)67*4882a593Smuzhiyun static int __init zynq_get_revision(void)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun struct device_node *np;
70*4882a593Smuzhiyun void __iomem *zynq_devcfg_base;
71*4882a593Smuzhiyun u32 revision;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-devcfg-1.0");
74*4882a593Smuzhiyun if (!np) {
75*4882a593Smuzhiyun pr_err("%s: no devcfg node found\n", __func__);
76*4882a593Smuzhiyun return -1;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun zynq_devcfg_base = of_iomap(np, 0);
80*4882a593Smuzhiyun of_node_put(np);
81*4882a593Smuzhiyun if (!zynq_devcfg_base) {
82*4882a593Smuzhiyun pr_err("%s: Unable to map I/O memory\n", __func__);
83*4882a593Smuzhiyun return -1;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun revision = readl(zynq_devcfg_base + ZYNQ_DEVCFG_MCTRL);
87*4882a593Smuzhiyun revision >>= ZYNQ_DEVCFG_PS_VERSION_SHIFT;
88*4882a593Smuzhiyun revision &= ZYNQ_DEVCFG_PS_VERSION_MASK;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun iounmap(zynq_devcfg_base);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return revision;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
zynq_init_late(void)95*4882a593Smuzhiyun static void __init zynq_init_late(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun zynq_core_pm_init();
98*4882a593Smuzhiyun zynq_pm_late_init();
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /**
102*4882a593Smuzhiyun * zynq_init_machine - System specific initialization, intended to be
103*4882a593Smuzhiyun * called from board specific initialization.
104*4882a593Smuzhiyun */
zynq_init_machine(void)105*4882a593Smuzhiyun static void __init zynq_init_machine(void)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct soc_device_attribute *soc_dev_attr;
108*4882a593Smuzhiyun struct soc_device *soc_dev;
109*4882a593Smuzhiyun struct device *parent = NULL;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
112*4882a593Smuzhiyun if (!soc_dev_attr)
113*4882a593Smuzhiyun goto out;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun system_rev = zynq_get_revision();
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun soc_dev_attr->family = kasprintf(GFP_KERNEL, "Xilinx Zynq");
118*4882a593Smuzhiyun soc_dev_attr->revision = kasprintf(GFP_KERNEL, "0x%x", system_rev);
119*4882a593Smuzhiyun soc_dev_attr->soc_id = kasprintf(GFP_KERNEL, "0x%x",
120*4882a593Smuzhiyun zynq_slcr_get_device_id());
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun soc_dev = soc_device_register(soc_dev_attr);
123*4882a593Smuzhiyun if (IS_ERR(soc_dev)) {
124*4882a593Smuzhiyun kfree(soc_dev_attr->family);
125*4882a593Smuzhiyun kfree(soc_dev_attr->revision);
126*4882a593Smuzhiyun kfree(soc_dev_attr->soc_id);
127*4882a593Smuzhiyun kfree(soc_dev_attr);
128*4882a593Smuzhiyun goto out;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun parent = soc_device_to_device(soc_dev);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun out:
134*4882a593Smuzhiyun /*
135*4882a593Smuzhiyun * Finished with the static registrations now; fill in the missing
136*4882a593Smuzhiyun * devices
137*4882a593Smuzhiyun */
138*4882a593Smuzhiyun of_platform_default_populate(NULL, NULL, parent);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun platform_device_register(&zynq_cpuidle_device);
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
zynq_timer_init(void)143*4882a593Smuzhiyun static void __init zynq_timer_init(void)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun zynq_clock_init();
146*4882a593Smuzhiyun of_clk_init(NULL);
147*4882a593Smuzhiyun timer_probe();
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun static struct map_desc zynq_cortex_a9_scu_map __initdata = {
151*4882a593Smuzhiyun .length = SZ_256,
152*4882a593Smuzhiyun .type = MT_DEVICE,
153*4882a593Smuzhiyun };
154*4882a593Smuzhiyun
zynq_scu_map_io(void)155*4882a593Smuzhiyun static void __init zynq_scu_map_io(void)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun unsigned long base;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun base = scu_a9_get_base();
160*4882a593Smuzhiyun zynq_cortex_a9_scu_map.pfn = __phys_to_pfn(base);
161*4882a593Smuzhiyun /* Expected address is in vmalloc area that's why simple assign here */
162*4882a593Smuzhiyun zynq_cortex_a9_scu_map.virtual = base;
163*4882a593Smuzhiyun iotable_init(&zynq_cortex_a9_scu_map, 1);
164*4882a593Smuzhiyun zynq_scu_base = (void __iomem *)base;
165*4882a593Smuzhiyun BUG_ON(!zynq_scu_base);
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun /**
169*4882a593Smuzhiyun * zynq_map_io - Create memory mappings needed for early I/O.
170*4882a593Smuzhiyun */
zynq_map_io(void)171*4882a593Smuzhiyun static void __init zynq_map_io(void)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun debug_ll_io_init();
174*4882a593Smuzhiyun zynq_scu_map_io();
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
zynq_irq_init(void)177*4882a593Smuzhiyun static void __init zynq_irq_init(void)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun zynq_early_slcr_init();
180*4882a593Smuzhiyun irqchip_init();
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun static const char * const zynq_dt_match[] = {
184*4882a593Smuzhiyun "xlnx,zynq-7000",
185*4882a593Smuzhiyun NULL
186*4882a593Smuzhiyun };
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun DT_MACHINE_START(XILINX_EP107, "Xilinx Zynq Platform")
189*4882a593Smuzhiyun /* 64KB way size, 8-way associativity, parity disabled */
190*4882a593Smuzhiyun .l2c_aux_val = 0x00400000,
191*4882a593Smuzhiyun .l2c_aux_mask = 0xffbfffff,
192*4882a593Smuzhiyun .smp = smp_ops(zynq_smp_ops),
193*4882a593Smuzhiyun .map_io = zynq_map_io,
194*4882a593Smuzhiyun .init_irq = zynq_irq_init,
195*4882a593Smuzhiyun .init_machine = zynq_init_machine,
196*4882a593Smuzhiyun .init_late = zynq_init_late,
197*4882a593Smuzhiyun .init_time = zynq_timer_init,
198*4882a593Smuzhiyun .dt_compat = zynq_dt_match,
199*4882a593Smuzhiyun .reserve = zynq_memory_init,
200*4882a593Smuzhiyun MACHINE_END
201