xref: /OK3568_Linux_fs/kernel/arch/arm/mach-zx/zx296702-pm-domain.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (C) 2015 Linaro Ltd.
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Jun Nie <jun.nie@linaro.org>
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun #include <linux/delay.h>
8*4882a593Smuzhiyun #include <linux/err.h>
9*4882a593Smuzhiyun #include <linux/io.h>
10*4882a593Smuzhiyun #include <linux/of.h>
11*4882a593Smuzhiyun #include <linux/platform_device.h>
12*4882a593Smuzhiyun #include <linux/pm_domain.h>
13*4882a593Smuzhiyun #include <linux/slab.h>
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define PCU_DM_CLKEN        0x18
16*4882a593Smuzhiyun #define PCU_DM_RSTEN        0x1C
17*4882a593Smuzhiyun #define PCU_DM_ISOEN        0x20
18*4882a593Smuzhiyun #define PCU_DM_PWRDN        0x24
19*4882a593Smuzhiyun #define PCU_DM_ACK_SYNC     0x28
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun enum {
22*4882a593Smuzhiyun 	PCU_DM_NEON0 = 0,
23*4882a593Smuzhiyun 	PCU_DM_NEON1,
24*4882a593Smuzhiyun 	PCU_DM_GPU,
25*4882a593Smuzhiyun 	PCU_DM_DECPPU,
26*4882a593Smuzhiyun 	PCU_DM_VOU,
27*4882a593Smuzhiyun 	PCU_DM_R2D,
28*4882a593Smuzhiyun 	PCU_DM_TOP,
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static void __iomem *pcubase;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct zx_pm_domain {
34*4882a593Smuzhiyun 	struct generic_pm_domain dm;
35*4882a593Smuzhiyun 	unsigned int bit;
36*4882a593Smuzhiyun };
37*4882a593Smuzhiyun 
normal_power_off(struct generic_pm_domain * domain)38*4882a593Smuzhiyun static int normal_power_off(struct generic_pm_domain *domain)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	struct zx_pm_domain *zpd = (struct zx_pm_domain *)domain;
41*4882a593Smuzhiyun 	unsigned long loop = 1000;
42*4882a593Smuzhiyun 	u32 tmp;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_CLKEN);
45*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
46*4882a593Smuzhiyun 	writel_relaxed(tmp, pcubase + PCU_DM_CLKEN);
47*4882a593Smuzhiyun 	udelay(5);
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_ISOEN);
50*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
51*4882a593Smuzhiyun 	writel_relaxed(tmp | BIT(zpd->bit), pcubase + PCU_DM_ISOEN);
52*4882a593Smuzhiyun 	udelay(5);
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_RSTEN);
55*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
56*4882a593Smuzhiyun 	writel_relaxed(tmp, pcubase + PCU_DM_RSTEN);
57*4882a593Smuzhiyun 	udelay(5);
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_PWRDN);
60*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
61*4882a593Smuzhiyun 	writel_relaxed(tmp | BIT(zpd->bit), pcubase + PCU_DM_PWRDN);
62*4882a593Smuzhiyun 	do {
63*4882a593Smuzhiyun 		tmp = readl_relaxed(pcubase + PCU_DM_ACK_SYNC) & BIT(zpd->bit);
64*4882a593Smuzhiyun 	} while (--loop && !tmp);
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (!loop) {
67*4882a593Smuzhiyun 		pr_err("Error: %s %s fail\n", __func__, domain->name);
68*4882a593Smuzhiyun 		return -EIO;
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun 	return 0;
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun 
normal_power_on(struct generic_pm_domain * domain)74*4882a593Smuzhiyun static int normal_power_on(struct generic_pm_domain *domain)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun 	struct zx_pm_domain *zpd = (struct zx_pm_domain *)domain;
77*4882a593Smuzhiyun 	unsigned long loop = 10000;
78*4882a593Smuzhiyun 	u32 tmp;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_PWRDN);
81*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
82*4882a593Smuzhiyun 	writel_relaxed(tmp, pcubase + PCU_DM_PWRDN);
83*4882a593Smuzhiyun 	do {
84*4882a593Smuzhiyun 		tmp = readl_relaxed(pcubase + PCU_DM_ACK_SYNC) & BIT(zpd->bit);
85*4882a593Smuzhiyun 	} while (--loop && tmp);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	if (!loop) {
88*4882a593Smuzhiyun 		pr_err("Error: %s %s fail\n", __func__, domain->name);
89*4882a593Smuzhiyun 		return -EIO;
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_RSTEN);
93*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
94*4882a593Smuzhiyun 	writel_relaxed(tmp | BIT(zpd->bit), pcubase + PCU_DM_RSTEN);
95*4882a593Smuzhiyun 	udelay(5);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_ISOEN);
98*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
99*4882a593Smuzhiyun 	writel_relaxed(tmp, pcubase + PCU_DM_ISOEN);
100*4882a593Smuzhiyun 	udelay(5);
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	tmp = readl_relaxed(pcubase + PCU_DM_CLKEN);
103*4882a593Smuzhiyun 	tmp &= ~BIT(zpd->bit);
104*4882a593Smuzhiyun 	writel_relaxed(tmp | BIT(zpd->bit), pcubase + PCU_DM_CLKEN);
105*4882a593Smuzhiyun 	udelay(5);
106*4882a593Smuzhiyun 	return 0;
107*4882a593Smuzhiyun }
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static struct zx_pm_domain gpu_domain = {
110*4882a593Smuzhiyun 	.dm = {
111*4882a593Smuzhiyun 		.name		= "gpu_domain",
112*4882a593Smuzhiyun 		.power_off	= normal_power_off,
113*4882a593Smuzhiyun 		.power_on	= normal_power_on,
114*4882a593Smuzhiyun 	},
115*4882a593Smuzhiyun 	.bit = PCU_DM_GPU,
116*4882a593Smuzhiyun };
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static struct zx_pm_domain decppu_domain = {
119*4882a593Smuzhiyun 	.dm = {
120*4882a593Smuzhiyun 		.name		= "decppu_domain",
121*4882a593Smuzhiyun 		.power_off	= normal_power_off,
122*4882a593Smuzhiyun 		.power_on	= normal_power_on,
123*4882a593Smuzhiyun 	},
124*4882a593Smuzhiyun 	.bit = PCU_DM_DECPPU,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static struct zx_pm_domain vou_domain = {
128*4882a593Smuzhiyun 	.dm = {
129*4882a593Smuzhiyun 		.name		= "vou_domain",
130*4882a593Smuzhiyun 		.power_off	= normal_power_off,
131*4882a593Smuzhiyun 		.power_on	= normal_power_on,
132*4882a593Smuzhiyun 	},
133*4882a593Smuzhiyun 	.bit = PCU_DM_VOU,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun static struct zx_pm_domain r2d_domain = {
137*4882a593Smuzhiyun 	.dm = {
138*4882a593Smuzhiyun 		.name		= "r2d_domain",
139*4882a593Smuzhiyun 		.power_off	= normal_power_off,
140*4882a593Smuzhiyun 		.power_on	= normal_power_on,
141*4882a593Smuzhiyun 	},
142*4882a593Smuzhiyun 	.bit = PCU_DM_R2D,
143*4882a593Smuzhiyun };
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun static struct generic_pm_domain *zx296702_pm_domains[] = {
146*4882a593Smuzhiyun 	&vou_domain.dm,
147*4882a593Smuzhiyun 	&gpu_domain.dm,
148*4882a593Smuzhiyun 	&decppu_domain.dm,
149*4882a593Smuzhiyun 	&r2d_domain.dm,
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
zx296702_pd_probe(struct platform_device * pdev)152*4882a593Smuzhiyun static int zx296702_pd_probe(struct platform_device *pdev)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun 	struct genpd_onecell_data *genpd_data;
155*4882a593Smuzhiyun 	struct resource *res;
156*4882a593Smuzhiyun 	int i;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	genpd_data = devm_kzalloc(&pdev->dev, sizeof(*genpd_data), GFP_KERNEL);
159*4882a593Smuzhiyun 	if (!genpd_data)
160*4882a593Smuzhiyun 		return -ENOMEM;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	genpd_data->domains = zx296702_pm_domains;
163*4882a593Smuzhiyun 	genpd_data->num_domains = ARRAY_SIZE(zx296702_pm_domains);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
166*4882a593Smuzhiyun 	if (!res) {
167*4882a593Smuzhiyun 		dev_err(&pdev->dev, "no memory resource defined\n");
168*4882a593Smuzhiyun 		return -ENODEV;
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun 	pcubase = devm_ioremap_resource(&pdev->dev, res);
172*4882a593Smuzhiyun 	if (IS_ERR(pcubase)) {
173*4882a593Smuzhiyun 		dev_err(&pdev->dev, "ioremap fail.\n");
174*4882a593Smuzhiyun 		return -EIO;
175*4882a593Smuzhiyun 	}
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(zx296702_pm_domains); ++i)
178*4882a593Smuzhiyun 		pm_genpd_init(zx296702_pm_domains[i], NULL, false);
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	of_genpd_add_provider_onecell(pdev->dev.of_node, genpd_data);
181*4882a593Smuzhiyun 	return 0;
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun static const struct of_device_id zx296702_pm_domain_matches[] __initconst = {
185*4882a593Smuzhiyun 	{ .compatible = "zte,zx296702-pcu", },
186*4882a593Smuzhiyun 	{ },
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun static struct platform_driver zx296702_pd_driver __initdata = {
190*4882a593Smuzhiyun 	.driver = {
191*4882a593Smuzhiyun 		.name = "zx-powerdomain",
192*4882a593Smuzhiyun 		.owner = THIS_MODULE,
193*4882a593Smuzhiyun 		.of_match_table = zx296702_pm_domain_matches,
194*4882a593Smuzhiyun 	},
195*4882a593Smuzhiyun 	.probe = zx296702_pd_probe,
196*4882a593Smuzhiyun };
197*4882a593Smuzhiyun 
zx296702_pd_init(void)198*4882a593Smuzhiyun static int __init zx296702_pd_init(void)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun 	return platform_driver_register(&zx296702_pd_driver);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun subsys_initcall(zx296702_pd_init);
203