1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * CPU complex suspend & resume functions for Tegra SoCs
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (c) 2009-2012, NVIDIA Corporation. All rights reserved.
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/clk/tegra.h>
9*4882a593Smuzhiyun #include <linux/cpumask.h>
10*4882a593Smuzhiyun #include <linux/cpu_pm.h>
11*4882a593Smuzhiyun #include <linux/delay.h>
12*4882a593Smuzhiyun #include <linux/err.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/kernel.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/spinlock.h>
17*4882a593Smuzhiyun #include <linux/suspend.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <linux/firmware/trusted_foundations.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #include <soc/tegra/flowctrl.h>
22*4882a593Smuzhiyun #include <soc/tegra/fuse.h>
23*4882a593Smuzhiyun #include <soc/tegra/pm.h>
24*4882a593Smuzhiyun #include <soc/tegra/pmc.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <asm/cacheflush.h>
27*4882a593Smuzhiyun #include <asm/firmware.h>
28*4882a593Smuzhiyun #include <asm/idmap.h>
29*4882a593Smuzhiyun #include <asm/proc-fns.h>
30*4882a593Smuzhiyun #include <asm/smp_plat.h>
31*4882a593Smuzhiyun #include <asm/suspend.h>
32*4882a593Smuzhiyun #include <asm/tlbflush.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include "iomap.h"
35*4882a593Smuzhiyun #include "pm.h"
36*4882a593Smuzhiyun #include "reset.h"
37*4882a593Smuzhiyun #include "sleep.h"
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
40*4882a593Smuzhiyun static DEFINE_SPINLOCK(tegra_lp2_lock);
41*4882a593Smuzhiyun static u32 iram_save_size;
42*4882a593Smuzhiyun static void *iram_save_addr;
43*4882a593Smuzhiyun struct tegra_lp1_iram tegra_lp1_iram;
44*4882a593Smuzhiyun void (*tegra_tear_down_cpu)(void);
45*4882a593Smuzhiyun void (*tegra_sleep_core_finish)(unsigned long v2p);
46*4882a593Smuzhiyun static int (*tegra_sleep_func)(unsigned long v2p);
47*4882a593Smuzhiyun
tegra_tear_down_cpu_init(void)48*4882a593Smuzhiyun static void tegra_tear_down_cpu_init(void)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun switch (tegra_get_chip_id()) {
51*4882a593Smuzhiyun case TEGRA20:
52*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
53*4882a593Smuzhiyun tegra_tear_down_cpu = tegra20_tear_down_cpu;
54*4882a593Smuzhiyun break;
55*4882a593Smuzhiyun case TEGRA30:
56*4882a593Smuzhiyun case TEGRA114:
57*4882a593Smuzhiyun case TEGRA124:
58*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) ||
59*4882a593Smuzhiyun IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) ||
60*4882a593Smuzhiyun IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC))
61*4882a593Smuzhiyun tegra_tear_down_cpu = tegra30_tear_down_cpu;
62*4882a593Smuzhiyun break;
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun * restore_cpu_complex
68*4882a593Smuzhiyun *
69*4882a593Smuzhiyun * restores cpu clock setting, clears flow controller
70*4882a593Smuzhiyun *
71*4882a593Smuzhiyun * Always called on CPU 0.
72*4882a593Smuzhiyun */
restore_cpu_complex(void)73*4882a593Smuzhiyun static void restore_cpu_complex(void)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int cpu = smp_processor_id();
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun BUG_ON(cpu != 0);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun #ifdef CONFIG_SMP
80*4882a593Smuzhiyun cpu = cpu_logical_map(cpu);
81*4882a593Smuzhiyun #endif
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Restore the CPU clock settings */
84*4882a593Smuzhiyun tegra_cpu_clock_resume();
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun flowctrl_cpu_suspend_exit(cpu);
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /*
90*4882a593Smuzhiyun * suspend_cpu_complex
91*4882a593Smuzhiyun *
92*4882a593Smuzhiyun * saves pll state for use by restart_plls, prepares flow controller for
93*4882a593Smuzhiyun * transition to suspend state
94*4882a593Smuzhiyun *
95*4882a593Smuzhiyun * Must always be called on cpu 0.
96*4882a593Smuzhiyun */
suspend_cpu_complex(void)97*4882a593Smuzhiyun static void suspend_cpu_complex(void)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun int cpu = smp_processor_id();
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun BUG_ON(cpu != 0);
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun #ifdef CONFIG_SMP
104*4882a593Smuzhiyun cpu = cpu_logical_map(cpu);
105*4882a593Smuzhiyun #endif
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Save the CPU clock settings */
108*4882a593Smuzhiyun tegra_cpu_clock_suspend();
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun flowctrl_cpu_suspend_enter(cpu);
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
tegra_pm_clear_cpu_in_lp2(void)113*4882a593Smuzhiyun void tegra_pm_clear_cpu_in_lp2(void)
114*4882a593Smuzhiyun {
115*4882a593Smuzhiyun int phy_cpu_id = cpu_logical_map(smp_processor_id());
116*4882a593Smuzhiyun u32 *cpu_in_lp2 = tegra_cpu_lp2_mask;
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun spin_lock(&tegra_lp2_lock);
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun BUG_ON(!(*cpu_in_lp2 & BIT(phy_cpu_id)));
121*4882a593Smuzhiyun *cpu_in_lp2 &= ~BIT(phy_cpu_id);
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun spin_unlock(&tegra_lp2_lock);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
tegra_pm_set_cpu_in_lp2(void)126*4882a593Smuzhiyun void tegra_pm_set_cpu_in_lp2(void)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun int phy_cpu_id = cpu_logical_map(smp_processor_id());
129*4882a593Smuzhiyun u32 *cpu_in_lp2 = tegra_cpu_lp2_mask;
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun spin_lock(&tegra_lp2_lock);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun BUG_ON((*cpu_in_lp2 & BIT(phy_cpu_id)));
134*4882a593Smuzhiyun *cpu_in_lp2 |= BIT(phy_cpu_id);
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun spin_unlock(&tegra_lp2_lock);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
tegra_sleep_cpu(unsigned long v2p)139*4882a593Smuzhiyun static int tegra_sleep_cpu(unsigned long v2p)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun if (tegra_cpu_car_ops->rail_off_ready &&
142*4882a593Smuzhiyun WARN_ON(!tegra_cpu_rail_off_ready()))
143*4882a593Smuzhiyun return -EBUSY;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * L2 cache disabling using kernel API only allowed when all
147*4882a593Smuzhiyun * secondary CPU's are offline. Cache have to be disabled with
148*4882a593Smuzhiyun * MMU-on if cache maintenance is done via Trusted Foundations
149*4882a593Smuzhiyun * firmware. Note that CPUIDLE won't ever enter powergate on Tegra30
150*4882a593Smuzhiyun * if any of secondary CPU's is online and this is the LP2-idle
151*4882a593Smuzhiyun * code-path only for Tegra20/30.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun #ifdef CONFIG_OUTER_CACHE
154*4882a593Smuzhiyun if (trusted_foundations_registered() && outer_cache.disable)
155*4882a593Smuzhiyun outer_cache.disable();
156*4882a593Smuzhiyun #endif
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * Note that besides of setting up CPU reset vector this firmware
159*4882a593Smuzhiyun * call may also do the following, depending on the FW version:
160*4882a593Smuzhiyun * 1) Disable L2. But this doesn't matter since we already
161*4882a593Smuzhiyun * disabled the L2.
162*4882a593Smuzhiyun * 2) Disable D-cache. This need to be taken into account in
163*4882a593Smuzhiyun * particular by the tegra_disable_clean_inv_dcache() which
164*4882a593Smuzhiyun * shall avoid the re-disable.
165*4882a593Smuzhiyun */
166*4882a593Smuzhiyun call_firmware_op(prepare_idle, TF_PM_MODE_LP2);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun setup_mm_for_reboot();
169*4882a593Smuzhiyun tegra_sleep_cpu_finish(v2p);
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* should never here */
172*4882a593Smuzhiyun BUG();
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return 0;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
tegra_pm_set(enum tegra_suspend_mode mode)177*4882a593Smuzhiyun static void tegra_pm_set(enum tegra_suspend_mode mode)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun u32 value;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun switch (tegra_get_chip_id()) {
182*4882a593Smuzhiyun case TEGRA20:
183*4882a593Smuzhiyun case TEGRA30:
184*4882a593Smuzhiyun break;
185*4882a593Smuzhiyun default:
186*4882a593Smuzhiyun /* Turn off CRAIL */
187*4882a593Smuzhiyun value = flowctrl_read_cpu_csr(0);
188*4882a593Smuzhiyun value &= ~FLOW_CTRL_CSR_ENABLE_EXT_MASK;
189*4882a593Smuzhiyun value |= FLOW_CTRL_CSR_ENABLE_EXT_CRAIL;
190*4882a593Smuzhiyun flowctrl_write_cpu_csr(0, value);
191*4882a593Smuzhiyun break;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun tegra_pmc_enter_suspend_mode(mode);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
tegra_pm_enter_lp2(void)197*4882a593Smuzhiyun int tegra_pm_enter_lp2(void)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun int err;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun tegra_pm_set(TEGRA_SUSPEND_LP2);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun cpu_cluster_pm_enter();
204*4882a593Smuzhiyun suspend_cpu_complex();
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun err = cpu_suspend(PHYS_OFFSET - PAGE_OFFSET, &tegra_sleep_cpu);
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun /*
209*4882a593Smuzhiyun * Resume L2 cache if it wasn't re-enabled early during resume,
210*4882a593Smuzhiyun * which is the case for Tegra30 that has to re-enable the cache
211*4882a593Smuzhiyun * via firmware call. In other cases cache is already enabled and
212*4882a593Smuzhiyun * hence re-enabling is a no-op. This is always a no-op on Tegra114+.
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun outer_resume();
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun restore_cpu_complex();
217*4882a593Smuzhiyun cpu_cluster_pm_exit();
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun call_firmware_op(prepare_idle, TF_PM_MODE_NONE);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun return err;
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
tegra_pm_validate_suspend_mode(enum tegra_suspend_mode mode)224*4882a593Smuzhiyun enum tegra_suspend_mode tegra_pm_validate_suspend_mode(
225*4882a593Smuzhiyun enum tegra_suspend_mode mode)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun /*
228*4882a593Smuzhiyun * The Tegra devices support suspending to LP1 or lower currently.
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun if (mode > TEGRA_SUSPEND_LP1)
231*4882a593Smuzhiyun return TEGRA_SUSPEND_LP1;
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun return mode;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun
tegra_sleep_core(unsigned long v2p)236*4882a593Smuzhiyun static int tegra_sleep_core(unsigned long v2p)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun /*
239*4882a593Smuzhiyun * Cache have to be disabled with MMU-on if cache maintenance is done
240*4882a593Smuzhiyun * via Trusted Foundations firmware. This is a no-op on Tegra114+.
241*4882a593Smuzhiyun */
242*4882a593Smuzhiyun if (trusted_foundations_registered())
243*4882a593Smuzhiyun outer_disable();
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun call_firmware_op(prepare_idle, TF_PM_MODE_LP1);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun setup_mm_for_reboot();
248*4882a593Smuzhiyun tegra_sleep_core_finish(v2p);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* should never here */
251*4882a593Smuzhiyun BUG();
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun return 0;
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun * tegra_lp1_iram_hook
258*4882a593Smuzhiyun *
259*4882a593Smuzhiyun * Hooking the address of LP1 reset vector and SDRAM self-refresh code in
260*4882a593Smuzhiyun * SDRAM. These codes not be copied to IRAM in this fuction. We need to
261*4882a593Smuzhiyun * copy these code to IRAM before LP0/LP1 suspend and restore the content
262*4882a593Smuzhiyun * of IRAM after resume.
263*4882a593Smuzhiyun */
tegra_lp1_iram_hook(void)264*4882a593Smuzhiyun static bool tegra_lp1_iram_hook(void)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun switch (tegra_get_chip_id()) {
267*4882a593Smuzhiyun case TEGRA20:
268*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
269*4882a593Smuzhiyun tegra20_lp1_iram_hook();
270*4882a593Smuzhiyun break;
271*4882a593Smuzhiyun case TEGRA30:
272*4882a593Smuzhiyun case TEGRA114:
273*4882a593Smuzhiyun case TEGRA124:
274*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) ||
275*4882a593Smuzhiyun IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) ||
276*4882a593Smuzhiyun IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC))
277*4882a593Smuzhiyun tegra30_lp1_iram_hook();
278*4882a593Smuzhiyun break;
279*4882a593Smuzhiyun default:
280*4882a593Smuzhiyun break;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun if (!tegra_lp1_iram.start_addr || !tegra_lp1_iram.end_addr)
284*4882a593Smuzhiyun return false;
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun iram_save_size = tegra_lp1_iram.end_addr - tegra_lp1_iram.start_addr;
287*4882a593Smuzhiyun iram_save_addr = kmalloc(iram_save_size, GFP_KERNEL);
288*4882a593Smuzhiyun if (!iram_save_addr)
289*4882a593Smuzhiyun return false;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun return true;
292*4882a593Smuzhiyun }
293*4882a593Smuzhiyun
tegra_sleep_core_init(void)294*4882a593Smuzhiyun static bool tegra_sleep_core_init(void)
295*4882a593Smuzhiyun {
296*4882a593Smuzhiyun switch (tegra_get_chip_id()) {
297*4882a593Smuzhiyun case TEGRA20:
298*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
299*4882a593Smuzhiyun tegra20_sleep_core_init();
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun case TEGRA30:
302*4882a593Smuzhiyun case TEGRA114:
303*4882a593Smuzhiyun case TEGRA124:
304*4882a593Smuzhiyun if (IS_ENABLED(CONFIG_ARCH_TEGRA_3x_SOC) ||
305*4882a593Smuzhiyun IS_ENABLED(CONFIG_ARCH_TEGRA_114_SOC) ||
306*4882a593Smuzhiyun IS_ENABLED(CONFIG_ARCH_TEGRA_124_SOC))
307*4882a593Smuzhiyun tegra30_sleep_core_init();
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun default:
310*4882a593Smuzhiyun break;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun if (!tegra_sleep_core_finish)
314*4882a593Smuzhiyun return false;
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun return true;
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun
tegra_suspend_enter_lp1(void)319*4882a593Smuzhiyun static void tegra_suspend_enter_lp1(void)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun /* copy the reset vector & SDRAM shutdown code into IRAM */
322*4882a593Smuzhiyun memcpy(iram_save_addr, IO_ADDRESS(TEGRA_IRAM_LPx_RESUME_AREA),
323*4882a593Smuzhiyun iram_save_size);
324*4882a593Smuzhiyun memcpy(IO_ADDRESS(TEGRA_IRAM_LPx_RESUME_AREA),
325*4882a593Smuzhiyun tegra_lp1_iram.start_addr, iram_save_size);
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun *((u32 *)tegra_cpu_lp1_mask) = 1;
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
tegra_suspend_exit_lp1(void)330*4882a593Smuzhiyun static void tegra_suspend_exit_lp1(void)
331*4882a593Smuzhiyun {
332*4882a593Smuzhiyun /* restore IRAM */
333*4882a593Smuzhiyun memcpy(IO_ADDRESS(TEGRA_IRAM_LPx_RESUME_AREA), iram_save_addr,
334*4882a593Smuzhiyun iram_save_size);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun *(u32 *)tegra_cpu_lp1_mask = 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun static const char *lp_state[TEGRA_MAX_SUSPEND_MODE] = {
340*4882a593Smuzhiyun [TEGRA_SUSPEND_NONE] = "none",
341*4882a593Smuzhiyun [TEGRA_SUSPEND_LP2] = "LP2",
342*4882a593Smuzhiyun [TEGRA_SUSPEND_LP1] = "LP1",
343*4882a593Smuzhiyun [TEGRA_SUSPEND_LP0] = "LP0",
344*4882a593Smuzhiyun };
345*4882a593Smuzhiyun
tegra_suspend_enter(suspend_state_t state)346*4882a593Smuzhiyun static int tegra_suspend_enter(suspend_state_t state)
347*4882a593Smuzhiyun {
348*4882a593Smuzhiyun enum tegra_suspend_mode mode = tegra_pmc_get_suspend_mode();
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun if (WARN_ON(mode < TEGRA_SUSPEND_NONE ||
351*4882a593Smuzhiyun mode >= TEGRA_MAX_SUSPEND_MODE))
352*4882a593Smuzhiyun return -EINVAL;
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun pr_info("Entering suspend state %s\n", lp_state[mode]);
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun tegra_pm_set(mode);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun local_fiq_disable();
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun suspend_cpu_complex();
361*4882a593Smuzhiyun switch (mode) {
362*4882a593Smuzhiyun case TEGRA_SUSPEND_LP1:
363*4882a593Smuzhiyun tegra_suspend_enter_lp1();
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun case TEGRA_SUSPEND_LP2:
366*4882a593Smuzhiyun tegra_pm_set_cpu_in_lp2();
367*4882a593Smuzhiyun break;
368*4882a593Smuzhiyun default:
369*4882a593Smuzhiyun break;
370*4882a593Smuzhiyun }
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun cpu_suspend(PHYS_OFFSET - PAGE_OFFSET, tegra_sleep_func);
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun * Resume L2 cache if it wasn't re-enabled early during resume,
376*4882a593Smuzhiyun * which is the case for Tegra30 that has to re-enable the cache
377*4882a593Smuzhiyun * via firmware call. In other cases cache is already enabled and
378*4882a593Smuzhiyun * hence re-enabling is a no-op.
379*4882a593Smuzhiyun */
380*4882a593Smuzhiyun outer_resume();
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun switch (mode) {
383*4882a593Smuzhiyun case TEGRA_SUSPEND_LP1:
384*4882a593Smuzhiyun tegra_suspend_exit_lp1();
385*4882a593Smuzhiyun break;
386*4882a593Smuzhiyun case TEGRA_SUSPEND_LP2:
387*4882a593Smuzhiyun tegra_pm_clear_cpu_in_lp2();
388*4882a593Smuzhiyun break;
389*4882a593Smuzhiyun default:
390*4882a593Smuzhiyun break;
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun restore_cpu_complex();
393*4882a593Smuzhiyun
394*4882a593Smuzhiyun local_fiq_enable();
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun call_firmware_op(prepare_idle, TF_PM_MODE_NONE);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun static const struct platform_suspend_ops tegra_suspend_ops = {
402*4882a593Smuzhiyun .valid = suspend_valid_only_mem,
403*4882a593Smuzhiyun .enter = tegra_suspend_enter,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun
tegra_init_suspend(void)406*4882a593Smuzhiyun void __init tegra_init_suspend(void)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun enum tegra_suspend_mode mode = tegra_pmc_get_suspend_mode();
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun if (mode == TEGRA_SUSPEND_NONE)
411*4882a593Smuzhiyun return;
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun tegra_tear_down_cpu_init();
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun if (mode >= TEGRA_SUSPEND_LP1) {
416*4882a593Smuzhiyun if (!tegra_lp1_iram_hook() || !tegra_sleep_core_init()) {
417*4882a593Smuzhiyun pr_err("%s: unable to allocate memory for SDRAM"
418*4882a593Smuzhiyun "self-refresh -- LP0/LP1 unavailable\n",
419*4882a593Smuzhiyun __func__);
420*4882a593Smuzhiyun tegra_pmc_set_suspend_mode(TEGRA_SUSPEND_LP2);
421*4882a593Smuzhiyun mode = TEGRA_SUSPEND_LP2;
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun /* set up sleep function for cpu_suspend */
426*4882a593Smuzhiyun switch (mode) {
427*4882a593Smuzhiyun case TEGRA_SUSPEND_LP1:
428*4882a593Smuzhiyun tegra_sleep_func = tegra_sleep_core;
429*4882a593Smuzhiyun break;
430*4882a593Smuzhiyun case TEGRA_SUSPEND_LP2:
431*4882a593Smuzhiyun tegra_sleep_func = tegra_sleep_cpu;
432*4882a593Smuzhiyun break;
433*4882a593Smuzhiyun default:
434*4882a593Smuzhiyun break;
435*4882a593Smuzhiyun }
436*4882a593Smuzhiyun
437*4882a593Smuzhiyun suspend_set_ops(&tegra_suspend_ops);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
tegra_pm_park_secondary_cpu(unsigned long cpu)440*4882a593Smuzhiyun int tegra_pm_park_secondary_cpu(unsigned long cpu)
441*4882a593Smuzhiyun {
442*4882a593Smuzhiyun if (cpu > 0) {
443*4882a593Smuzhiyun tegra_disable_clean_inv_dcache(TEGRA_FLUSH_CACHE_LOUIS);
444*4882a593Smuzhiyun
445*4882a593Smuzhiyun if (tegra_get_chip_id() == TEGRA20)
446*4882a593Smuzhiyun tegra20_hotplug_shutdown();
447*4882a593Smuzhiyun else
448*4882a593Smuzhiyun tegra30_hotplug_shutdown();
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun return -EINVAL;
452*4882a593Smuzhiyun }
453*4882a593Smuzhiyun #endif
454