1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Copyright Altera Corporation (C) 2016. All rights reserved.
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/delay.h>
6*4882a593Smuzhiyun #include <linux/io.h>
7*4882a593Smuzhiyun #include <linux/genalloc.h>
8*4882a593Smuzhiyun #include <linux/module.h>
9*4882a593Smuzhiyun #include <linux/of_address.h>
10*4882a593Smuzhiyun #include <linux/of_platform.h>
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include "core.h"
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #define ALTR_OCRAM_CLEAR_ECC 0x00000018
15*4882a593Smuzhiyun #define ALTR_OCRAM_ECC_EN 0x00000019
16*4882a593Smuzhiyun
socfpga_init_ocram_ecc(void)17*4882a593Smuzhiyun void socfpga_init_ocram_ecc(void)
18*4882a593Smuzhiyun {
19*4882a593Smuzhiyun struct device_node *np;
20*4882a593Smuzhiyun void __iomem *mapped_ocr_edac_addr;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Find the OCRAM EDAC device tree node */
23*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "altr,socfpga-ocram-ecc");
24*4882a593Smuzhiyun if (!np) {
25*4882a593Smuzhiyun pr_err("Unable to find socfpga-ocram-ecc\n");
26*4882a593Smuzhiyun return;
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun mapped_ocr_edac_addr = of_iomap(np, 0);
30*4882a593Smuzhiyun of_node_put(np);
31*4882a593Smuzhiyun if (!mapped_ocr_edac_addr) {
32*4882a593Smuzhiyun pr_err("Unable to map OCRAM ecc regs.\n");
33*4882a593Smuzhiyun return;
34*4882a593Smuzhiyun }
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /* Clear any pending OCRAM ECC interrupts, then enable ECC */
37*4882a593Smuzhiyun writel(ALTR_OCRAM_CLEAR_ECC, mapped_ocr_edac_addr);
38*4882a593Smuzhiyun writel(ALTR_OCRAM_ECC_EN, mapped_ocr_edac_addr);
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun iounmap(mapped_ocr_edac_addr);
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Arria10 OCRAM Section */
44*4882a593Smuzhiyun #define ALTR_A10_ECC_CTRL_OFST 0x08
45*4882a593Smuzhiyun #define ALTR_A10_OCRAM_ECC_EN_CTL (BIT(1) | BIT(0))
46*4882a593Smuzhiyun #define ALTR_A10_ECC_INITA BIT(16)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define ALTR_A10_ECC_INITSTAT_OFST 0x0C
49*4882a593Smuzhiyun #define ALTR_A10_ECC_INITCOMPLETEA BIT(0)
50*4882a593Smuzhiyun #define ALTR_A10_ECC_INITCOMPLETEB BIT(8)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define ALTR_A10_ECC_ERRINTEN_OFST 0x10
53*4882a593Smuzhiyun #define ALTR_A10_ECC_SERRINTEN BIT(0)
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define ALTR_A10_ECC_INTSTAT_OFST 0x20
56*4882a593Smuzhiyun #define ALTR_A10_ECC_SERRPENA BIT(0)
57*4882a593Smuzhiyun #define ALTR_A10_ECC_DERRPENA BIT(8)
58*4882a593Smuzhiyun #define ALTR_A10_ECC_ERRPENA_MASK (ALTR_A10_ECC_SERRPENA | \
59*4882a593Smuzhiyun ALTR_A10_ECC_DERRPENA)
60*4882a593Smuzhiyun /* ECC Manager Defines */
61*4882a593Smuzhiyun #define A10_SYSMGR_ECC_INTMASK_SET_OFST 0x94
62*4882a593Smuzhiyun #define A10_SYSMGR_ECC_INTMASK_CLR_OFST 0x98
63*4882a593Smuzhiyun #define A10_SYSMGR_ECC_INTMASK_OCRAM BIT(1)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun #define ALTR_A10_ECC_INIT_WATCHDOG_10US 10000
66*4882a593Smuzhiyun
ecc_set_bits(u32 bit_mask,void __iomem * ioaddr)67*4882a593Smuzhiyun static inline void ecc_set_bits(u32 bit_mask, void __iomem *ioaddr)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun u32 value = readl(ioaddr);
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun value |= bit_mask;
72*4882a593Smuzhiyun writel(value, ioaddr);
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
ecc_clear_bits(u32 bit_mask,void __iomem * ioaddr)75*4882a593Smuzhiyun static inline void ecc_clear_bits(u32 bit_mask, void __iomem *ioaddr)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun u32 value = readl(ioaddr);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun value &= ~bit_mask;
80*4882a593Smuzhiyun writel(value, ioaddr);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
ecc_test_bits(u32 bit_mask,void __iomem * ioaddr)83*4882a593Smuzhiyun static inline int ecc_test_bits(u32 bit_mask, void __iomem *ioaddr)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun u32 value = readl(ioaddr);
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun return (value & bit_mask) ? 1 : 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /*
91*4882a593Smuzhiyun * This function uses the memory initialization block in the Arria10 ECC
92*4882a593Smuzhiyun * controller to initialize/clear the entire memory data and ECC data.
93*4882a593Smuzhiyun */
altr_init_memory_port(void __iomem * ioaddr)94*4882a593Smuzhiyun static int altr_init_memory_port(void __iomem *ioaddr)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun int limit = ALTR_A10_ECC_INIT_WATCHDOG_10US;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ecc_set_bits(ALTR_A10_ECC_INITA, (ioaddr + ALTR_A10_ECC_CTRL_OFST));
99*4882a593Smuzhiyun while (limit--) {
100*4882a593Smuzhiyun if (ecc_test_bits(ALTR_A10_ECC_INITCOMPLETEA,
101*4882a593Smuzhiyun (ioaddr + ALTR_A10_ECC_INITSTAT_OFST)))
102*4882a593Smuzhiyun break;
103*4882a593Smuzhiyun udelay(1);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun if (limit < 0)
106*4882a593Smuzhiyun return -EBUSY;
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun /* Clear any pending ECC interrupts */
109*4882a593Smuzhiyun writel(ALTR_A10_ECC_ERRPENA_MASK,
110*4882a593Smuzhiyun (ioaddr + ALTR_A10_ECC_INTSTAT_OFST));
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
socfpga_init_arria10_ocram_ecc(void)115*4882a593Smuzhiyun void socfpga_init_arria10_ocram_ecc(void)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun struct device_node *np;
118*4882a593Smuzhiyun int ret = 0;
119*4882a593Smuzhiyun void __iomem *ecc_block_base;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun if (!sys_manager_base_addr) {
122*4882a593Smuzhiyun pr_err("SOCFPGA: sys-mgr is not initialized\n");
123*4882a593Smuzhiyun return;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* Find the OCRAM EDAC device tree node */
127*4882a593Smuzhiyun np = of_find_compatible_node(NULL, NULL, "altr,socfpga-a10-ocram-ecc");
128*4882a593Smuzhiyun if (!np) {
129*4882a593Smuzhiyun pr_err("Unable to find socfpga-a10-ocram-ecc\n");
130*4882a593Smuzhiyun return;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Map the ECC Block */
134*4882a593Smuzhiyun ecc_block_base = of_iomap(np, 0);
135*4882a593Smuzhiyun of_node_put(np);
136*4882a593Smuzhiyun if (!ecc_block_base) {
137*4882a593Smuzhiyun pr_err("Unable to map OCRAM ECC block\n");
138*4882a593Smuzhiyun return;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun /* Disable ECC */
142*4882a593Smuzhiyun writel(ALTR_A10_OCRAM_ECC_EN_CTL,
143*4882a593Smuzhiyun sys_manager_base_addr + A10_SYSMGR_ECC_INTMASK_SET_OFST);
144*4882a593Smuzhiyun ecc_clear_bits(ALTR_A10_ECC_SERRINTEN,
145*4882a593Smuzhiyun (ecc_block_base + ALTR_A10_ECC_ERRINTEN_OFST));
146*4882a593Smuzhiyun ecc_clear_bits(ALTR_A10_OCRAM_ECC_EN_CTL,
147*4882a593Smuzhiyun (ecc_block_base + ALTR_A10_ECC_CTRL_OFST));
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /* Ensure all writes complete */
150*4882a593Smuzhiyun wmb();
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /* Use HW initialization block to initialize memory for ECC */
153*4882a593Smuzhiyun ret = altr_init_memory_port(ecc_block_base);
154*4882a593Smuzhiyun if (ret) {
155*4882a593Smuzhiyun pr_err("ECC: cannot init OCRAM PORTA memory\n");
156*4882a593Smuzhiyun goto exit;
157*4882a593Smuzhiyun }
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun /* Enable ECC */
160*4882a593Smuzhiyun ecc_set_bits(ALTR_A10_OCRAM_ECC_EN_CTL,
161*4882a593Smuzhiyun (ecc_block_base + ALTR_A10_ECC_CTRL_OFST));
162*4882a593Smuzhiyun ecc_set_bits(ALTR_A10_ECC_SERRINTEN,
163*4882a593Smuzhiyun (ecc_block_base + ALTR_A10_ECC_ERRINTEN_OFST));
164*4882a593Smuzhiyun writel(ALTR_A10_OCRAM_ECC_EN_CTL,
165*4882a593Smuzhiyun sys_manager_base_addr + A10_SYSMGR_ECC_INTMASK_CLR_OFST);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /* Ensure all writes complete */
168*4882a593Smuzhiyun wmb();
169*4882a593Smuzhiyun exit:
170*4882a593Smuzhiyun iounmap(ecc_block_base);
171*4882a593Smuzhiyun }
172