xref: /OK3568_Linux_fs/kernel/arch/arm/mach-sa1100/pci-nanoengine.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/arm/mach-sa1100/pci-nanoengine.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * PCI functions for BSE nanoEngine PCI
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2010 Marcelo Roberto Jimenez <mroberto@cpti.cetuc.puc-rio.br>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/irq.h>
11*4882a593Smuzhiyun #include <linux/pci.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <asm/mach/pci.h>
14*4882a593Smuzhiyun #include <asm/mach-types.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <mach/nanoengine.h>
17*4882a593Smuzhiyun #include <mach/hardware.h>
18*4882a593Smuzhiyun 
nanoengine_pci_map_bus(struct pci_bus * bus,unsigned int devfn,int where)19*4882a593Smuzhiyun static void __iomem *nanoengine_pci_map_bus(struct pci_bus *bus,
20*4882a593Smuzhiyun 					    unsigned int devfn, int where)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun 	if (bus->number != 0 || (devfn >> 3) != 0)
23*4882a593Smuzhiyun 		return NULL;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun 	return (void __iomem *)NANO_PCI_CONFIG_SPACE_VIRT +
26*4882a593Smuzhiyun 		((bus->number << 16) | (devfn << 8) | (where & ~3));
27*4882a593Smuzhiyun }
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun static struct pci_ops pci_nano_ops = {
30*4882a593Smuzhiyun 	.map_bus = nanoengine_pci_map_bus,
31*4882a593Smuzhiyun 	.read	= pci_generic_config_read32,
32*4882a593Smuzhiyun 	.write	= pci_generic_config_write32,
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
pci_nanoengine_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)35*4882a593Smuzhiyun static int __init pci_nanoengine_map_irq(const struct pci_dev *dev, u8 slot,
36*4882a593Smuzhiyun 	u8 pin)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun 	return NANOENGINE_IRQ_GPIO_PCI;
39*4882a593Smuzhiyun }
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static struct resource pci_io_ports =
42*4882a593Smuzhiyun 	DEFINE_RES_IO_NAMED(0x400, 0x400, "PCI IO");
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun static struct resource pci_non_prefetchable_memory = {
45*4882a593Smuzhiyun 	.name	= "PCI non-prefetchable",
46*4882a593Smuzhiyun 	.start	= NANO_PCI_MEM_RW_PHYS,
47*4882a593Smuzhiyun 	/* nanoEngine documentation says there is a 1 Megabyte window here,
48*4882a593Smuzhiyun 	 * but PCI reports just 128 + 8 kbytes. */
49*4882a593Smuzhiyun 	.end	= NANO_PCI_MEM_RW_PHYS + NANO_PCI_MEM_RW_SIZE - 1,
50*4882a593Smuzhiyun /*	.end	= NANO_PCI_MEM_RW_PHYS + SZ_128K + SZ_8K - 1,*/
51*4882a593Smuzhiyun 	.flags	= IORESOURCE_MEM,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * nanoEngine PCI reports 1 Megabyte of prefetchable memory, but it
56*4882a593Smuzhiyun  * overlaps with previously defined memory.
57*4882a593Smuzhiyun  *
58*4882a593Smuzhiyun  * Here is what happens:
59*4882a593Smuzhiyun  *
60*4882a593Smuzhiyun # dmesg
61*4882a593Smuzhiyun ...
62*4882a593Smuzhiyun pci 0000:00:00.0: [8086:1209] type 0 class 0x000200
63*4882a593Smuzhiyun pci 0000:00:00.0: reg 10: [mem 0x00021000-0x00021fff]
64*4882a593Smuzhiyun pci 0000:00:00.0: reg 14: [io  0x0000-0x003f]
65*4882a593Smuzhiyun pci 0000:00:00.0: reg 18: [mem 0x00000000-0x0001ffff]
66*4882a593Smuzhiyun pci 0000:00:00.0: reg 30: [mem 0x00000000-0x000fffff pref]
67*4882a593Smuzhiyun pci 0000:00:00.0: supports D1 D2
68*4882a593Smuzhiyun pci 0000:00:00.0: PME# supported from D0 D1 D2 D3hot
69*4882a593Smuzhiyun pci 0000:00:00.0: PME# disabled
70*4882a593Smuzhiyun PCI: bus0: Fast back to back transfers enabled
71*4882a593Smuzhiyun pci 0000:00:00.0: BAR 6: can't assign mem pref (size 0x100000)
72*4882a593Smuzhiyun pci 0000:00:00.0: BAR 2: assigned [mem 0x18600000-0x1861ffff]
73*4882a593Smuzhiyun pci 0000:00:00.0: BAR 2: set to [mem 0x18600000-0x1861ffff] (PCI address [0x0-0x1ffff])
74*4882a593Smuzhiyun pci 0000:00:00.0: BAR 0: assigned [mem 0x18620000-0x18620fff]
75*4882a593Smuzhiyun pci 0000:00:00.0: BAR 0: set to [mem 0x18620000-0x18620fff] (PCI address [0x20000-0x20fff])
76*4882a593Smuzhiyun pci 0000:00:00.0: BAR 1: assigned [io  0x0400-0x043f]
77*4882a593Smuzhiyun pci 0000:00:00.0: BAR 1: set to [io  0x0400-0x043f] (PCI address [0x0-0x3f])
78*4882a593Smuzhiyun  *
79*4882a593Smuzhiyun  * On the other hand, if we do not request the prefetchable memory resource,
80*4882a593Smuzhiyun  * linux will alloc it first and the two non-prefetchable memory areas that
81*4882a593Smuzhiyun  * are our real interest will not be mapped. So we choose to map it to an
82*4882a593Smuzhiyun  * unused area. It gets recognized as expansion ROM, but becomes disabled.
83*4882a593Smuzhiyun  *
84*4882a593Smuzhiyun  * Here is what happens then:
85*4882a593Smuzhiyun  *
86*4882a593Smuzhiyun # dmesg
87*4882a593Smuzhiyun ...
88*4882a593Smuzhiyun pci 0000:00:00.0: [8086:1209] type 0 class 0x000200
89*4882a593Smuzhiyun pci 0000:00:00.0: reg 10: [mem 0x00021000-0x00021fff]
90*4882a593Smuzhiyun pci 0000:00:00.0: reg 14: [io  0x0000-0x003f]
91*4882a593Smuzhiyun pci 0000:00:00.0: reg 18: [mem 0x00000000-0x0001ffff]
92*4882a593Smuzhiyun pci 0000:00:00.0: reg 30: [mem 0x00000000-0x000fffff pref]
93*4882a593Smuzhiyun pci 0000:00:00.0: supports D1 D2
94*4882a593Smuzhiyun pci 0000:00:00.0: PME# supported from D0 D1 D2 D3hot
95*4882a593Smuzhiyun pci 0000:00:00.0: PME# disabled
96*4882a593Smuzhiyun PCI: bus0: Fast back to back transfers enabled
97*4882a593Smuzhiyun pci 0000:00:00.0: BAR 6: assigned [mem 0x78000000-0x780fffff pref]
98*4882a593Smuzhiyun pci 0000:00:00.0: BAR 2: assigned [mem 0x18600000-0x1861ffff]
99*4882a593Smuzhiyun pci 0000:00:00.0: BAR 2: set to [mem 0x18600000-0x1861ffff] (PCI address [0x0-0x1ffff])
100*4882a593Smuzhiyun pci 0000:00:00.0: BAR 0: assigned [mem 0x18620000-0x18620fff]
101*4882a593Smuzhiyun pci 0000:00:00.0: BAR 0: set to [mem 0x18620000-0x18620fff] (PCI address [0x20000-0x20fff])
102*4882a593Smuzhiyun pci 0000:00:00.0: BAR 1: assigned [io  0x0400-0x043f]
103*4882a593Smuzhiyun pci 0000:00:00.0: BAR 1: set to [io  0x0400-0x043f] (PCI address [0x0-0x3f])
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun # lspci -vv -s 0000:00:00.0
106*4882a593Smuzhiyun 00:00.0 Class 0200: Device 8086:1209 (rev 09)
107*4882a593Smuzhiyun         Control: I/O+ Mem+ BusMaster+ SpecCycle- MemWINV- VGASnoop- ParErr+ Stepping- SERR+ FastB2B- DisINTx-
108*4882a593Smuzhiyun         Status: Cap+ 66MHz- UDF- FastB2B+ ParErr- DEVSEL=medium >TAbort- <TAbort- <MAbort- >SERR+ <PERR+ INTx-
109*4882a593Smuzhiyun         Latency: 0 (2000ns min, 14000ns max), Cache Line Size: 32 bytes
110*4882a593Smuzhiyun         Interrupt: pin A routed to IRQ 0
111*4882a593Smuzhiyun         Region 0: Memory at 18620000 (32-bit, non-prefetchable) [size=4K]
112*4882a593Smuzhiyun         Region 1: I/O ports at 0400 [size=64]
113*4882a593Smuzhiyun         Region 2: [virtual] Memory at 18600000 (32-bit, non-prefetchable) [size=128K]
114*4882a593Smuzhiyun         [virtual] Expansion ROM at 78000000 [disabled] [size=1M]
115*4882a593Smuzhiyun         Capabilities: [dc] Power Management version 2
116*4882a593Smuzhiyun                 Flags: PMEClk- DSI+ D1+ D2+ AuxCurrent=0mA PME(D0+,D1+,D2+,D3hot+,D3cold-)
117*4882a593Smuzhiyun                 Status: D0 NoSoftRst- PME-Enable- DSel=0 DScale=2 PME-
118*4882a593Smuzhiyun         Kernel driver in use: e100
119*4882a593Smuzhiyun         Kernel modules: e100
120*4882a593Smuzhiyun  *
121*4882a593Smuzhiyun  */
122*4882a593Smuzhiyun static struct resource pci_prefetchable_memory = {
123*4882a593Smuzhiyun 	.name	= "PCI prefetchable",
124*4882a593Smuzhiyun 	.start	= 0x78000000,
125*4882a593Smuzhiyun 	.end	= 0x78000000 + NANO_PCI_MEM_RW_SIZE - 1,
126*4882a593Smuzhiyun 	.flags	= IORESOURCE_MEM  | IORESOURCE_PREFETCH,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun 
pci_nanoengine_setup_resources(struct pci_sys_data * sys)129*4882a593Smuzhiyun static int __init pci_nanoengine_setup_resources(struct pci_sys_data *sys)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	if (request_resource(&ioport_resource, &pci_io_ports)) {
132*4882a593Smuzhiyun 		printk(KERN_ERR "PCI: unable to allocate io port region\n");
133*4882a593Smuzhiyun 		return -EBUSY;
134*4882a593Smuzhiyun 	}
135*4882a593Smuzhiyun 	if (request_resource(&iomem_resource, &pci_non_prefetchable_memory)) {
136*4882a593Smuzhiyun 		release_resource(&pci_io_ports);
137*4882a593Smuzhiyun 		printk(KERN_ERR "PCI: unable to allocate non prefetchable\n");
138*4882a593Smuzhiyun 		return -EBUSY;
139*4882a593Smuzhiyun 	}
140*4882a593Smuzhiyun 	if (request_resource(&iomem_resource, &pci_prefetchable_memory)) {
141*4882a593Smuzhiyun 		release_resource(&pci_io_ports);
142*4882a593Smuzhiyun 		release_resource(&pci_non_prefetchable_memory);
143*4882a593Smuzhiyun 		printk(KERN_ERR "PCI: unable to allocate prefetchable\n");
144*4882a593Smuzhiyun 		return -EBUSY;
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun 	pci_add_resource_offset(&sys->resources, &pci_io_ports, sys->io_offset);
147*4882a593Smuzhiyun 	pci_add_resource_offset(&sys->resources,
148*4882a593Smuzhiyun 				&pci_non_prefetchable_memory, sys->mem_offset);
149*4882a593Smuzhiyun 	pci_add_resource_offset(&sys->resources,
150*4882a593Smuzhiyun 				&pci_prefetchable_memory, sys->mem_offset);
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 1;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
pci_nanoengine_setup(int nr,struct pci_sys_data * sys)155*4882a593Smuzhiyun int __init pci_nanoengine_setup(int nr, struct pci_sys_data *sys)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	int ret = 0;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	pcibios_min_io = 0;
160*4882a593Smuzhiyun 	pcibios_min_mem = 0;
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	if (nr == 0) {
163*4882a593Smuzhiyun 		sys->mem_offset = NANO_PCI_MEM_RW_PHYS;
164*4882a593Smuzhiyun 		sys->io_offset = 0x400;
165*4882a593Smuzhiyun 		ret = pci_nanoengine_setup_resources(sys);
166*4882a593Smuzhiyun 		/* Enable alternate memory bus master mode, see
167*4882a593Smuzhiyun 		 * "Intel StrongARM SA1110 Developer's Manual",
168*4882a593Smuzhiyun 		 * section 10.8, "Alternate Memory Bus Master Mode". */
169*4882a593Smuzhiyun 		GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
170*4882a593Smuzhiyun 		GAFR |= GPIO_MBGNT | GPIO_MBREQ;
171*4882a593Smuzhiyun 		TUCR |= TUCR_MBGPIO;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	return ret;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun static struct hw_pci nanoengine_pci __initdata = {
178*4882a593Smuzhiyun 	.map_irq		= pci_nanoengine_map_irq,
179*4882a593Smuzhiyun 	.nr_controllers		= 1,
180*4882a593Smuzhiyun 	.ops			= &pci_nano_ops,
181*4882a593Smuzhiyun 	.setup			= pci_nanoengine_setup,
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun 
nanoengine_pci_init(void)184*4882a593Smuzhiyun static int __init nanoengine_pci_init(void)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun 	if (machine_is_nanoengine())
187*4882a593Smuzhiyun 		pci_common_init(&nanoengine_pci);
188*4882a593Smuzhiyun 	return 0;
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun subsys_initcall(nanoengine_pci_init);
192