xref: /OK3568_Linux_fs/kernel/arch/arm/mach-sa1100/nanoengine.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/arm/mach-sa1100/nanoengine.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Bright Star Engineering's nanoEngine board init code.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Copyright (C) 2010 Marcelo Roberto Jimenez <mroberto@cpti.cetuc.puc-rio.br>
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/gpio/machine.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/platform_data/sa11x0-serial.h>
14*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
15*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
16*4882a593Smuzhiyun #include <linux/root_dev.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <asm/mach-types.h>
19*4882a593Smuzhiyun #include <asm/setup.h>
20*4882a593Smuzhiyun #include <asm/page.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include <asm/mach/arch.h>
23*4882a593Smuzhiyun #include <asm/mach/flash.h>
24*4882a593Smuzhiyun #include <asm/mach/map.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #include <mach/hardware.h>
27*4882a593Smuzhiyun #include <mach/nanoengine.h>
28*4882a593Smuzhiyun #include <mach/irqs.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "generic.h"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun /* Flash bank 0 */
33*4882a593Smuzhiyun static struct mtd_partition nanoengine_partitions[] = {
34*4882a593Smuzhiyun 	{
35*4882a593Smuzhiyun 		.name	= "nanoEngine boot firmware and parameter table",
36*4882a593Smuzhiyun 		.size		= 0x00010000,  /* 32K */
37*4882a593Smuzhiyun 		.offset		= 0,
38*4882a593Smuzhiyun 		.mask_flags	= MTD_WRITEABLE,
39*4882a593Smuzhiyun 	}, {
40*4882a593Smuzhiyun 		.name		= "kernel/initrd reserved",
41*4882a593Smuzhiyun 		.size		= 0x002f0000,
42*4882a593Smuzhiyun 		.offset		= 0x00010000,
43*4882a593Smuzhiyun 		.mask_flags	= MTD_WRITEABLE,
44*4882a593Smuzhiyun 	}, {
45*4882a593Smuzhiyun 		.name		= "experimental filesystem allocation",
46*4882a593Smuzhiyun 		.size		= 0x00100000,
47*4882a593Smuzhiyun 		.offset		= 0x00300000,
48*4882a593Smuzhiyun 		.mask_flags	= MTD_WRITEABLE,
49*4882a593Smuzhiyun 	}
50*4882a593Smuzhiyun };
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static struct flash_platform_data nanoengine_flash_data = {
53*4882a593Smuzhiyun 	.map_name	= "jedec_probe",
54*4882a593Smuzhiyun 	.parts		= nanoengine_partitions,
55*4882a593Smuzhiyun 	.nr_parts	= ARRAY_SIZE(nanoengine_partitions),
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun static struct resource nanoengine_flash_resources[] = {
59*4882a593Smuzhiyun 	DEFINE_RES_MEM(SA1100_CS0_PHYS, SZ_32M),
60*4882a593Smuzhiyun 	DEFINE_RES_MEM(SA1100_CS1_PHYS, SZ_32M),
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun static struct map_desc nanoengine_io_desc[] __initdata = {
64*4882a593Smuzhiyun 	{
65*4882a593Smuzhiyun 		/* System Registers */
66*4882a593Smuzhiyun 		.virtual	= 0xf0000000,
67*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(0x10000000),
68*4882a593Smuzhiyun 		.length		= 0x00100000,
69*4882a593Smuzhiyun 		.type		= MT_DEVICE
70*4882a593Smuzhiyun 	}, {
71*4882a593Smuzhiyun 		/* Internal PCI Memory Read/Write */
72*4882a593Smuzhiyun 		.virtual	= NANO_PCI_MEM_RW_VIRT,
73*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(NANO_PCI_MEM_RW_PHYS),
74*4882a593Smuzhiyun 		.length		= NANO_PCI_MEM_RW_SIZE,
75*4882a593Smuzhiyun 		.type		= MT_DEVICE
76*4882a593Smuzhiyun 	}, {
77*4882a593Smuzhiyun 		/* Internal PCI Config Space */
78*4882a593Smuzhiyun 		.virtual	= NANO_PCI_CONFIG_SPACE_VIRT,
79*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(NANO_PCI_CONFIG_SPACE_PHYS),
80*4882a593Smuzhiyun 		.length		= NANO_PCI_CONFIG_SPACE_SIZE,
81*4882a593Smuzhiyun 		.type		= MT_DEVICE
82*4882a593Smuzhiyun 	}
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun 
nanoengine_map_io(void)85*4882a593Smuzhiyun static void __init nanoengine_map_io(void)
86*4882a593Smuzhiyun {
87*4882a593Smuzhiyun 	sa1100_map_io();
88*4882a593Smuzhiyun 	iotable_init(nanoengine_io_desc, ARRAY_SIZE(nanoengine_io_desc));
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	sa1100_register_uart(0, 1);
91*4882a593Smuzhiyun 	sa1100_register_uart(1, 2);
92*4882a593Smuzhiyun 	sa1100_register_uart(2, 3);
93*4882a593Smuzhiyun 	Ser1SDCR0 |= SDCR0_UART;
94*4882a593Smuzhiyun 	/* disable IRDA -- UART2 is used as a normal serial port */
95*4882a593Smuzhiyun 	Ser2UTCR4 = 0;
96*4882a593Smuzhiyun 	Ser2HSCR0 = 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun static struct gpiod_lookup_table nanoengine_pcmcia0_gpio_table = {
100*4882a593Smuzhiyun 	.dev_id = "sa11x0-pcmcia.0",
101*4882a593Smuzhiyun 	.table = {
102*4882a593Smuzhiyun 		GPIO_LOOKUP("gpio", 11, "ready", GPIO_ACTIVE_HIGH),
103*4882a593Smuzhiyun 		GPIO_LOOKUP("gpio", 13, "detect", GPIO_ACTIVE_LOW),
104*4882a593Smuzhiyun 		GPIO_LOOKUP("gpio", 15, "reset", GPIO_ACTIVE_HIGH),
105*4882a593Smuzhiyun 		{ },
106*4882a593Smuzhiyun 	},
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun static struct gpiod_lookup_table nanoengine_pcmcia1_gpio_table = {
110*4882a593Smuzhiyun 	.dev_id = "sa11x0-pcmcia.1",
111*4882a593Smuzhiyun 	.table = {
112*4882a593Smuzhiyun 		GPIO_LOOKUP("gpio", 12, "ready", GPIO_ACTIVE_HIGH),
113*4882a593Smuzhiyun 		GPIO_LOOKUP("gpio", 14, "detect", GPIO_ACTIVE_LOW),
114*4882a593Smuzhiyun 		GPIO_LOOKUP("gpio", 16, "reset", GPIO_ACTIVE_HIGH),
115*4882a593Smuzhiyun 		{ },
116*4882a593Smuzhiyun 	},
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun 
nanoengine_init(void)119*4882a593Smuzhiyun static void __init nanoengine_init(void)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	sa11x0_register_pcmcia(0, &nanoengine_pcmcia0_gpio_table);
122*4882a593Smuzhiyun 	sa11x0_register_pcmcia(1, &nanoengine_pcmcia1_gpio_table);
123*4882a593Smuzhiyun 	sa11x0_register_mtd(&nanoengine_flash_data, nanoengine_flash_resources,
124*4882a593Smuzhiyun 		ARRAY_SIZE(nanoengine_flash_resources));
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun MACHINE_START(NANOENGINE, "BSE nanoEngine")
128*4882a593Smuzhiyun 	.atag_offset	= 0x100,
129*4882a593Smuzhiyun 	.map_io		= nanoengine_map_io,
130*4882a593Smuzhiyun 	.nr_irqs	= SA1100_NR_IRQS,
131*4882a593Smuzhiyun 	.init_irq	= sa1100_init_irq,
132*4882a593Smuzhiyun 	.init_time	= sa1100_timer_init,
133*4882a593Smuzhiyun 	.init_machine	= nanoengine_init,
134*4882a593Smuzhiyun 	.init_late	= sa11x0_init_late,
135*4882a593Smuzhiyun 	.restart	= sa11x0_restart,
136*4882a593Smuzhiyun MACHINE_END
137