1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/mach-sa1100/jornada720.c
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * HP Jornada720 init code
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Copyright (C) 2007 Kristoffer Ericson <Kristoffer.Ericson@gmail.com>
8*4882a593Smuzhiyun * Copyright (C) 2006 Filip Zyzniewski <filip.zyzniewski@tefnet.pl>
9*4882a593Smuzhiyun * Copyright (C) 2005 Michael Gernoth <michael@gernoth.net>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/tty.h>
15*4882a593Smuzhiyun #include <linux/delay.h>
16*4882a593Smuzhiyun #include <linux/gpio/machine.h>
17*4882a593Smuzhiyun #include <linux/platform_data/sa11x0-serial.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/ioport.h>
20*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
21*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
22*4882a593Smuzhiyun #include <video/s1d13xxxfb.h>
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #include <asm/hardware/sa1111.h>
25*4882a593Smuzhiyun #include <asm/page.h>
26*4882a593Smuzhiyun #include <asm/mach-types.h>
27*4882a593Smuzhiyun #include <asm/setup.h>
28*4882a593Smuzhiyun #include <asm/mach/arch.h>
29*4882a593Smuzhiyun #include <asm/mach/flash.h>
30*4882a593Smuzhiyun #include <asm/mach/map.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <mach/hardware.h>
33*4882a593Smuzhiyun #include <mach/irqs.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include "generic.h"
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /*
38*4882a593Smuzhiyun * HP Documentation referred in this file:
39*4882a593Smuzhiyun * http://www.jlime.com/downloads/development/docs/jornada7xx/jornada720.txt
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* line 110 of HP's doc */
43*4882a593Smuzhiyun #define TUCR_VAL 0x20000400
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* memory space (line 52 of HP's doc) */
46*4882a593Smuzhiyun #define SA1111REGSTART 0x40000000
47*4882a593Smuzhiyun #define SA1111REGLEN 0x00002000
48*4882a593Smuzhiyun #define EPSONREGSTART 0x48000000
49*4882a593Smuzhiyun #define EPSONREGLEN 0x00100000
50*4882a593Smuzhiyun #define EPSONFBSTART 0x48200000
51*4882a593Smuzhiyun /* 512kB framebuffer */
52*4882a593Smuzhiyun #define EPSONFBLEN 512*1024
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static struct s1d13xxxfb_regval s1d13xxxfb_initregs[] = {
55*4882a593Smuzhiyun /* line 344 of HP's doc */
56*4882a593Smuzhiyun {0x0001,0x00}, // Miscellaneous Register
57*4882a593Smuzhiyun {0x01FC,0x00}, // Display Mode Register
58*4882a593Smuzhiyun {0x0004,0x00}, // General IO Pins Configuration Register 0
59*4882a593Smuzhiyun {0x0005,0x00}, // General IO Pins Configuration Register 1
60*4882a593Smuzhiyun {0x0008,0x00}, // General IO Pins Control Register 0
61*4882a593Smuzhiyun {0x0009,0x00}, // General IO Pins Control Register 1
62*4882a593Smuzhiyun {0x0010,0x01}, // Memory Clock Configuration Register
63*4882a593Smuzhiyun {0x0014,0x11}, // LCD Pixel Clock Configuration Register
64*4882a593Smuzhiyun {0x0018,0x01}, // CRT/TV Pixel Clock Configuration Register
65*4882a593Smuzhiyun {0x001C,0x01}, // MediaPlug Clock Configuration Register
66*4882a593Smuzhiyun {0x001E,0x01}, // CPU To Memory Wait State Select Register
67*4882a593Smuzhiyun {0x0020,0x00}, // Memory Configuration Register
68*4882a593Smuzhiyun {0x0021,0x45}, // DRAM Refresh Rate Register
69*4882a593Smuzhiyun {0x002A,0x01}, // DRAM Timings Control Register 0
70*4882a593Smuzhiyun {0x002B,0x03}, // DRAM Timings Control Register 1
71*4882a593Smuzhiyun {0x0030,0x1c}, // Panel Type Register
72*4882a593Smuzhiyun {0x0031,0x00}, // MOD Rate Register
73*4882a593Smuzhiyun {0x0032,0x4F}, // LCD Horizontal Display Width Register
74*4882a593Smuzhiyun {0x0034,0x07}, // LCD Horizontal Non-Display Period Register
75*4882a593Smuzhiyun {0x0035,0x01}, // TFT FPLINE Start Position Register
76*4882a593Smuzhiyun {0x0036,0x0B}, // TFT FPLINE Pulse Width Register
77*4882a593Smuzhiyun {0x0038,0xEF}, // LCD Vertical Display Height Register 0
78*4882a593Smuzhiyun {0x0039,0x00}, // LCD Vertical Display Height Register 1
79*4882a593Smuzhiyun {0x003A,0x13}, // LCD Vertical Non-Display Period Register
80*4882a593Smuzhiyun {0x003B,0x0B}, // TFT FPFRAME Start Position Register
81*4882a593Smuzhiyun {0x003C,0x01}, // TFT FPFRAME Pulse Width Register
82*4882a593Smuzhiyun {0x0040,0x05}, // LCD Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
83*4882a593Smuzhiyun {0x0041,0x00}, // LCD Miscellaneous Register
84*4882a593Smuzhiyun {0x0042,0x00}, // LCD Display Start Address Register 0
85*4882a593Smuzhiyun {0x0043,0x00}, // LCD Display Start Address Register 1
86*4882a593Smuzhiyun {0x0044,0x00}, // LCD Display Start Address Register 2
87*4882a593Smuzhiyun {0x0046,0x80}, // LCD Memory Address Offset Register 0
88*4882a593Smuzhiyun {0x0047,0x02}, // LCD Memory Address Offset Register 1
89*4882a593Smuzhiyun {0x0048,0x00}, // LCD Pixel Panning Register
90*4882a593Smuzhiyun {0x004A,0x00}, // LCD Display FIFO High Threshold Control Register
91*4882a593Smuzhiyun {0x004B,0x00}, // LCD Display FIFO Low Threshold Control Register
92*4882a593Smuzhiyun {0x0050,0x4F}, // CRT/TV Horizontal Display Width Register
93*4882a593Smuzhiyun {0x0052,0x13}, // CRT/TV Horizontal Non-Display Period Register
94*4882a593Smuzhiyun {0x0053,0x01}, // CRT/TV HRTC Start Position Register
95*4882a593Smuzhiyun {0x0054,0x0B}, // CRT/TV HRTC Pulse Width Register
96*4882a593Smuzhiyun {0x0056,0xDF}, // CRT/TV Vertical Display Height Register 0
97*4882a593Smuzhiyun {0x0057,0x01}, // CRT/TV Vertical Display Height Register 1
98*4882a593Smuzhiyun {0x0058,0x2B}, // CRT/TV Vertical Non-Display Period Register
99*4882a593Smuzhiyun {0x0059,0x09}, // CRT/TV VRTC Start Position Register
100*4882a593Smuzhiyun {0x005A,0x01}, // CRT/TV VRTC Pulse Width Register
101*4882a593Smuzhiyun {0x005B,0x10}, // TV Output Control Register
102*4882a593Smuzhiyun {0x0060,0x03}, // CRT/TV Display Mode Register (2:4bpp,3:8bpp,5:16bpp)
103*4882a593Smuzhiyun {0x0062,0x00}, // CRT/TV Display Start Address Register 0
104*4882a593Smuzhiyun {0x0063,0x00}, // CRT/TV Display Start Address Register 1
105*4882a593Smuzhiyun {0x0064,0x00}, // CRT/TV Display Start Address Register 2
106*4882a593Smuzhiyun {0x0066,0x40}, // CRT/TV Memory Address Offset Register 0
107*4882a593Smuzhiyun {0x0067,0x01}, // CRT/TV Memory Address Offset Register 1
108*4882a593Smuzhiyun {0x0068,0x00}, // CRT/TV Pixel Panning Register
109*4882a593Smuzhiyun {0x006A,0x00}, // CRT/TV Display FIFO High Threshold Control Register
110*4882a593Smuzhiyun {0x006B,0x00}, // CRT/TV Display FIFO Low Threshold Control Register
111*4882a593Smuzhiyun {0x0070,0x00}, // LCD Ink/Cursor Control Register
112*4882a593Smuzhiyun {0x0071,0x01}, // LCD Ink/Cursor Start Address Register
113*4882a593Smuzhiyun {0x0072,0x00}, // LCD Cursor X Position Register 0
114*4882a593Smuzhiyun {0x0073,0x00}, // LCD Cursor X Position Register 1
115*4882a593Smuzhiyun {0x0074,0x00}, // LCD Cursor Y Position Register 0
116*4882a593Smuzhiyun {0x0075,0x00}, // LCD Cursor Y Position Register 1
117*4882a593Smuzhiyun {0x0076,0x00}, // LCD Ink/Cursor Blue Color 0 Register
118*4882a593Smuzhiyun {0x0077,0x00}, // LCD Ink/Cursor Green Color 0 Register
119*4882a593Smuzhiyun {0x0078,0x00}, // LCD Ink/Cursor Red Color 0 Register
120*4882a593Smuzhiyun {0x007A,0x1F}, // LCD Ink/Cursor Blue Color 1 Register
121*4882a593Smuzhiyun {0x007B,0x3F}, // LCD Ink/Cursor Green Color 1 Register
122*4882a593Smuzhiyun {0x007C,0x1F}, // LCD Ink/Cursor Red Color 1 Register
123*4882a593Smuzhiyun {0x007E,0x00}, // LCD Ink/Cursor FIFO Threshold Register
124*4882a593Smuzhiyun {0x0080,0x00}, // CRT/TV Ink/Cursor Control Register
125*4882a593Smuzhiyun {0x0081,0x01}, // CRT/TV Ink/Cursor Start Address Register
126*4882a593Smuzhiyun {0x0082,0x00}, // CRT/TV Cursor X Position Register 0
127*4882a593Smuzhiyun {0x0083,0x00}, // CRT/TV Cursor X Position Register 1
128*4882a593Smuzhiyun {0x0084,0x00}, // CRT/TV Cursor Y Position Register 0
129*4882a593Smuzhiyun {0x0085,0x00}, // CRT/TV Cursor Y Position Register 1
130*4882a593Smuzhiyun {0x0086,0x00}, // CRT/TV Ink/Cursor Blue Color 0 Register
131*4882a593Smuzhiyun {0x0087,0x00}, // CRT/TV Ink/Cursor Green Color 0 Register
132*4882a593Smuzhiyun {0x0088,0x00}, // CRT/TV Ink/Cursor Red Color 0 Register
133*4882a593Smuzhiyun {0x008A,0x1F}, // CRT/TV Ink/Cursor Blue Color 1 Register
134*4882a593Smuzhiyun {0x008B,0x3F}, // CRT/TV Ink/Cursor Green Color 1 Register
135*4882a593Smuzhiyun {0x008C,0x1F}, // CRT/TV Ink/Cursor Red Color 1 Register
136*4882a593Smuzhiyun {0x008E,0x00}, // CRT/TV Ink/Cursor FIFO Threshold Register
137*4882a593Smuzhiyun {0x0100,0x00}, // BitBlt Control Register 0
138*4882a593Smuzhiyun {0x0101,0x00}, // BitBlt Control Register 1
139*4882a593Smuzhiyun {0x0102,0x00}, // BitBlt ROP Code/Color Expansion Register
140*4882a593Smuzhiyun {0x0103,0x00}, // BitBlt Operation Register
141*4882a593Smuzhiyun {0x0104,0x00}, // BitBlt Source Start Address Register 0
142*4882a593Smuzhiyun {0x0105,0x00}, // BitBlt Source Start Address Register 1
143*4882a593Smuzhiyun {0x0106,0x00}, // BitBlt Source Start Address Register 2
144*4882a593Smuzhiyun {0x0108,0x00}, // BitBlt Destination Start Address Register 0
145*4882a593Smuzhiyun {0x0109,0x00}, // BitBlt Destination Start Address Register 1
146*4882a593Smuzhiyun {0x010A,0x00}, // BitBlt Destination Start Address Register 2
147*4882a593Smuzhiyun {0x010C,0x00}, // BitBlt Memory Address Offset Register 0
148*4882a593Smuzhiyun {0x010D,0x00}, // BitBlt Memory Address Offset Register 1
149*4882a593Smuzhiyun {0x0110,0x00}, // BitBlt Width Register 0
150*4882a593Smuzhiyun {0x0111,0x00}, // BitBlt Width Register 1
151*4882a593Smuzhiyun {0x0112,0x00}, // BitBlt Height Register 0
152*4882a593Smuzhiyun {0x0113,0x00}, // BitBlt Height Register 1
153*4882a593Smuzhiyun {0x0114,0x00}, // BitBlt Background Color Register 0
154*4882a593Smuzhiyun {0x0115,0x00}, // BitBlt Background Color Register 1
155*4882a593Smuzhiyun {0x0118,0x00}, // BitBlt Foreground Color Register 0
156*4882a593Smuzhiyun {0x0119,0x00}, // BitBlt Foreground Color Register 1
157*4882a593Smuzhiyun {0x01E0,0x00}, // Look-Up Table Mode Register
158*4882a593Smuzhiyun {0x01E2,0x00}, // Look-Up Table Address Register
159*4882a593Smuzhiyun /* not sure, wouldn't like to mess with the driver */
160*4882a593Smuzhiyun {0x01E4,0x00}, // Look-Up Table Data Register
161*4882a593Smuzhiyun /* jornada doc says 0x00, but I trust the driver */
162*4882a593Smuzhiyun {0x01F0,0x10}, // Power Save Configuration Register
163*4882a593Smuzhiyun {0x01F1,0x00}, // Power Save Status Register
164*4882a593Smuzhiyun {0x01F4,0x00}, // CPU-to-Memory Access Watchdog Timer Register
165*4882a593Smuzhiyun {0x01FC,0x01}, // Display Mode Register(0x01:LCD, 0x02:CRT, 0x03:LCD&CRT)
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun static struct s1d13xxxfb_pdata s1d13xxxfb_data = {
169*4882a593Smuzhiyun .initregs = s1d13xxxfb_initregs,
170*4882a593Smuzhiyun .initregssize = ARRAY_SIZE(s1d13xxxfb_initregs),
171*4882a593Smuzhiyun .platform_init_video = NULL
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static struct resource s1d13xxxfb_resources[] = {
175*4882a593Smuzhiyun [0] = DEFINE_RES_MEM(EPSONFBSTART, EPSONFBLEN),
176*4882a593Smuzhiyun [1] = DEFINE_RES_MEM(EPSONREGSTART, EPSONREGLEN),
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun static struct platform_device s1d13xxxfb_device = {
180*4882a593Smuzhiyun .name = S1D_DEVICENAME,
181*4882a593Smuzhiyun .id = 0,
182*4882a593Smuzhiyun .dev = {
183*4882a593Smuzhiyun .platform_data = &s1d13xxxfb_data,
184*4882a593Smuzhiyun },
185*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(s1d13xxxfb_resources),
186*4882a593Smuzhiyun .resource = s1d13xxxfb_resources,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun static struct gpiod_lookup_table jornada_pcmcia_gpiod_table = {
190*4882a593Smuzhiyun .dev_id = "1800",
191*4882a593Smuzhiyun .table = {
192*4882a593Smuzhiyun GPIO_LOOKUP("sa1111", 0, "s0-power", GPIO_ACTIVE_HIGH),
193*4882a593Smuzhiyun GPIO_LOOKUP("sa1111", 1, "s1-power", GPIO_ACTIVE_HIGH),
194*4882a593Smuzhiyun GPIO_LOOKUP("sa1111", 2, "s0-3v", GPIO_ACTIVE_HIGH),
195*4882a593Smuzhiyun GPIO_LOOKUP("sa1111", 3, "s1-3v", GPIO_ACTIVE_HIGH),
196*4882a593Smuzhiyun { },
197*4882a593Smuzhiyun },
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun static struct resource sa1111_resources[] = {
201*4882a593Smuzhiyun [0] = DEFINE_RES_MEM(SA1111REGSTART, SA1111REGLEN),
202*4882a593Smuzhiyun [1] = DEFINE_RES_IRQ(IRQ_GPIO1),
203*4882a593Smuzhiyun };
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun static struct sa1111_platform_data sa1111_info = {
206*4882a593Smuzhiyun .disable_devs = SA1111_DEVID_PS2_MSE,
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun static u64 sa1111_dmamask = 0xffffffffUL;
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun static struct platform_device sa1111_device = {
212*4882a593Smuzhiyun .name = "sa1111",
213*4882a593Smuzhiyun .id = 0,
214*4882a593Smuzhiyun .dev = {
215*4882a593Smuzhiyun .dma_mask = &sa1111_dmamask,
216*4882a593Smuzhiyun .coherent_dma_mask = 0xffffffff,
217*4882a593Smuzhiyun .platform_data = &sa1111_info,
218*4882a593Smuzhiyun },
219*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(sa1111_resources),
220*4882a593Smuzhiyun .resource = sa1111_resources,
221*4882a593Smuzhiyun };
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun static struct platform_device jornada_ssp_device = {
224*4882a593Smuzhiyun .name = "jornada_ssp",
225*4882a593Smuzhiyun .id = -1,
226*4882a593Smuzhiyun };
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun static struct resource jornada_kbd_resources[] = {
229*4882a593Smuzhiyun DEFINE_RES_IRQ(IRQ_GPIO0),
230*4882a593Smuzhiyun };
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun static struct platform_device jornada_kbd_device = {
233*4882a593Smuzhiyun .name = "jornada720_kbd",
234*4882a593Smuzhiyun .id = -1,
235*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(jornada_kbd_resources),
236*4882a593Smuzhiyun .resource = jornada_kbd_resources,
237*4882a593Smuzhiyun };
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun static struct gpiod_lookup_table jornada_ts_gpiod_table = {
240*4882a593Smuzhiyun .dev_id = "jornada_ts",
241*4882a593Smuzhiyun .table = {
242*4882a593Smuzhiyun GPIO_LOOKUP("gpio", 9, "penup", GPIO_ACTIVE_HIGH),
243*4882a593Smuzhiyun },
244*4882a593Smuzhiyun };
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun static struct platform_device jornada_ts_device = {
247*4882a593Smuzhiyun .name = "jornada_ts",
248*4882a593Smuzhiyun .id = -1,
249*4882a593Smuzhiyun };
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun static struct platform_device *devices[] __initdata = {
252*4882a593Smuzhiyun &sa1111_device,
253*4882a593Smuzhiyun &jornada_ssp_device,
254*4882a593Smuzhiyun &s1d13xxxfb_device,
255*4882a593Smuzhiyun &jornada_kbd_device,
256*4882a593Smuzhiyun &jornada_ts_device,
257*4882a593Smuzhiyun };
258*4882a593Smuzhiyun
jornada720_init(void)259*4882a593Smuzhiyun static int __init jornada720_init(void)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int ret = -ENODEV;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (machine_is_jornada720()) {
264*4882a593Smuzhiyun /* we want to use gpio20 as input to drive the clock of our uart 3 */
265*4882a593Smuzhiyun GPDR |= GPIO_GPIO20; /* Clear gpio20 pin as input */
266*4882a593Smuzhiyun TUCR = TUCR_VAL;
267*4882a593Smuzhiyun GPSR = GPIO_GPIO20; /* start gpio20 pin */
268*4882a593Smuzhiyun udelay(1);
269*4882a593Smuzhiyun GPCR = GPIO_GPIO20; /* stop gpio20 */
270*4882a593Smuzhiyun udelay(1);
271*4882a593Smuzhiyun GPSR = GPIO_GPIO20; /* restart gpio20 */
272*4882a593Smuzhiyun udelay(20); /* give it some time to restart */
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun gpiod_add_lookup_table(&jornada_ts_gpiod_table);
275*4882a593Smuzhiyun gpiod_add_lookup_table(&jornada_pcmcia_gpiod_table);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun ret = platform_add_devices(devices, ARRAY_SIZE(devices));
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return ret;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun arch_initcall(jornada720_init);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun static struct map_desc jornada720_io_desc[] __initdata = {
286*4882a593Smuzhiyun { /* Epson registers */
287*4882a593Smuzhiyun .virtual = 0xf0000000,
288*4882a593Smuzhiyun .pfn = __phys_to_pfn(EPSONREGSTART),
289*4882a593Smuzhiyun .length = EPSONREGLEN,
290*4882a593Smuzhiyun .type = MT_DEVICE
291*4882a593Smuzhiyun }, { /* Epson frame buffer */
292*4882a593Smuzhiyun .virtual = 0xf1000000,
293*4882a593Smuzhiyun .pfn = __phys_to_pfn(EPSONFBSTART),
294*4882a593Smuzhiyun .length = EPSONFBLEN,
295*4882a593Smuzhiyun .type = MT_DEVICE
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
jornada720_map_io(void)299*4882a593Smuzhiyun static void __init jornada720_map_io(void)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun sa1100_map_io();
302*4882a593Smuzhiyun iotable_init(jornada720_io_desc, ARRAY_SIZE(jornada720_io_desc));
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun sa1100_register_uart(0, 3);
305*4882a593Smuzhiyun sa1100_register_uart(1, 1);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun static struct mtd_partition jornada720_partitions[] = {
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun .name = "JORNADA720 boot firmware",
311*4882a593Smuzhiyun .size = 0x00040000,
312*4882a593Smuzhiyun .offset = 0,
313*4882a593Smuzhiyun .mask_flags = MTD_WRITEABLE, /* force read-only */
314*4882a593Smuzhiyun }, {
315*4882a593Smuzhiyun .name = "JORNADA720 kernel",
316*4882a593Smuzhiyun .size = 0x000c0000,
317*4882a593Smuzhiyun .offset = 0x00040000,
318*4882a593Smuzhiyun }, {
319*4882a593Smuzhiyun .name = "JORNADA720 params",
320*4882a593Smuzhiyun .size = 0x00040000,
321*4882a593Smuzhiyun .offset = 0x00100000,
322*4882a593Smuzhiyun }, {
323*4882a593Smuzhiyun .name = "JORNADA720 initrd",
324*4882a593Smuzhiyun .size = 0x00100000,
325*4882a593Smuzhiyun .offset = 0x00140000,
326*4882a593Smuzhiyun }, {
327*4882a593Smuzhiyun .name = "JORNADA720 root cramfs",
328*4882a593Smuzhiyun .size = 0x00300000,
329*4882a593Smuzhiyun .offset = 0x00240000,
330*4882a593Smuzhiyun }, {
331*4882a593Smuzhiyun .name = "JORNADA720 usr cramfs",
332*4882a593Smuzhiyun .size = 0x00800000,
333*4882a593Smuzhiyun .offset = 0x00540000,
334*4882a593Smuzhiyun }, {
335*4882a593Smuzhiyun .name = "JORNADA720 usr local",
336*4882a593Smuzhiyun .size = 0, /* will expand to the end of the flash */
337*4882a593Smuzhiyun .offset = 0x00d00000,
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun };
340*4882a593Smuzhiyun
jornada720_set_vpp(int vpp)341*4882a593Smuzhiyun static void jornada720_set_vpp(int vpp)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun if (vpp)
344*4882a593Smuzhiyun /* enabling flash write (line 470 of HP's doc) */
345*4882a593Smuzhiyun PPSR |= PPC_LDD7;
346*4882a593Smuzhiyun else
347*4882a593Smuzhiyun /* disabling flash write (line 470 of HP's doc) */
348*4882a593Smuzhiyun PPSR &= ~PPC_LDD7;
349*4882a593Smuzhiyun PPDR |= PPC_LDD7;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static struct flash_platform_data jornada720_flash_data = {
353*4882a593Smuzhiyun .map_name = "cfi_probe",
354*4882a593Smuzhiyun .set_vpp = jornada720_set_vpp,
355*4882a593Smuzhiyun .parts = jornada720_partitions,
356*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(jornada720_partitions),
357*4882a593Smuzhiyun };
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun static struct resource jornada720_flash_resource =
360*4882a593Smuzhiyun DEFINE_RES_MEM(SA1100_CS0_PHYS, SZ_32M);
361*4882a593Smuzhiyun
jornada720_mach_init(void)362*4882a593Smuzhiyun static void __init jornada720_mach_init(void)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun sa11x0_register_mtd(&jornada720_flash_data, &jornada720_flash_resource, 1);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun MACHINE_START(JORNADA720, "HP Jornada 720")
368*4882a593Smuzhiyun /* Maintainer: Kristoffer Ericson <Kristoffer.Ericson@gmail.com> */
369*4882a593Smuzhiyun .atag_offset = 0x100,
370*4882a593Smuzhiyun .map_io = jornada720_map_io,
371*4882a593Smuzhiyun .nr_irqs = SA1100_NR_IRQS,
372*4882a593Smuzhiyun .init_irq = sa1100_init_irq,
373*4882a593Smuzhiyun .init_time = sa1100_timer_init,
374*4882a593Smuzhiyun .init_machine = jornada720_mach_init,
375*4882a593Smuzhiyun .init_late = sa11x0_init_late,
376*4882a593Smuzhiyun #ifdef CONFIG_SA1111
377*4882a593Smuzhiyun .dma_zone_size = SZ_1M,
378*4882a593Smuzhiyun #endif
379*4882a593Smuzhiyun .restart = sa11x0_restart,
380*4882a593Smuzhiyun MACHINE_END
381