xref: /OK3568_Linux_fs/kernel/arch/arm/mach-sa1100/generic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * linux/arch/arm/mach-sa1100/generic.c
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Author: Nicolas Pitre
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Code common to all SA11x0 machines.
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <linux/gpio.h>
10*4882a593Smuzhiyun #include <linux/gpio/machine.h>
11*4882a593Smuzhiyun #include <linux/module.h>
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/dma-mapping.h>
16*4882a593Smuzhiyun #include <linux/pm.h>
17*4882a593Smuzhiyun #include <linux/cpufreq.h>
18*4882a593Smuzhiyun #include <linux/ioport.h>
19*4882a593Smuzhiyun #include <linux/platform_device.h>
20*4882a593Smuzhiyun #include <linux/reboot.h>
21*4882a593Smuzhiyun #include <linux/regulator/fixed.h>
22*4882a593Smuzhiyun #include <linux/regulator/machine.h>
23*4882a593Smuzhiyun #include <linux/irqchip/irq-sa11x0.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include <video/sa1100fb.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <soc/sa1100/pwer.h>
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include <asm/div64.h>
30*4882a593Smuzhiyun #include <asm/mach/map.h>
31*4882a593Smuzhiyun #include <asm/mach/flash.h>
32*4882a593Smuzhiyun #include <asm/irq.h>
33*4882a593Smuzhiyun #include <asm/system_misc.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <mach/hardware.h>
36*4882a593Smuzhiyun #include <mach/irqs.h>
37*4882a593Smuzhiyun #include <mach/reset.h>
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #include "generic.h"
40*4882a593Smuzhiyun #include <clocksource/pxa.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun unsigned int reset_status;
43*4882a593Smuzhiyun EXPORT_SYMBOL(reset_status);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define NR_FREQS	16
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun /*
48*4882a593Smuzhiyun  * This table is setup for a 3.6864MHz Crystal.
49*4882a593Smuzhiyun  */
50*4882a593Smuzhiyun struct cpufreq_frequency_table sa11x0_freq_table[NR_FREQS+1] = {
51*4882a593Smuzhiyun 	{ .frequency = 59000,	/*  59.0 MHz */},
52*4882a593Smuzhiyun 	{ .frequency = 73700,	/*  73.7 MHz */},
53*4882a593Smuzhiyun 	{ .frequency = 88500,	/*  88.5 MHz */},
54*4882a593Smuzhiyun 	{ .frequency = 103200,	/* 103.2 MHz */},
55*4882a593Smuzhiyun 	{ .frequency = 118000,	/* 118.0 MHz */},
56*4882a593Smuzhiyun 	{ .frequency = 132700,	/* 132.7 MHz */},
57*4882a593Smuzhiyun 	{ .frequency = 147500,	/* 147.5 MHz */},
58*4882a593Smuzhiyun 	{ .frequency = 162200,	/* 162.2 MHz */},
59*4882a593Smuzhiyun 	{ .frequency = 176900,	/* 176.9 MHz */},
60*4882a593Smuzhiyun 	{ .frequency = 191700,	/* 191.7 MHz */},
61*4882a593Smuzhiyun 	{ .frequency = 206400,	/* 206.4 MHz */},
62*4882a593Smuzhiyun 	{ .frequency = 221200,	/* 221.2 MHz */},
63*4882a593Smuzhiyun 	{ .frequency = 235900,	/* 235.9 MHz */},
64*4882a593Smuzhiyun 	{ .frequency = 250700,	/* 250.7 MHz */},
65*4882a593Smuzhiyun 	{ .frequency = 265400,	/* 265.4 MHz */},
66*4882a593Smuzhiyun 	{ .frequency = 280200,	/* 280.2 MHz */},
67*4882a593Smuzhiyun 	{ .frequency = CPUFREQ_TABLE_END, },
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun 
sa11x0_getspeed(unsigned int cpu)70*4882a593Smuzhiyun unsigned int sa11x0_getspeed(unsigned int cpu)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	if (cpu)
73*4882a593Smuzhiyun 		return 0;
74*4882a593Smuzhiyun 	return sa11x0_freq_table[PPCR & 0xf].frequency;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /*
78*4882a593Smuzhiyun  * Default power-off for SA1100
79*4882a593Smuzhiyun  */
sa1100_power_off(void)80*4882a593Smuzhiyun static void sa1100_power_off(void)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	mdelay(100);
83*4882a593Smuzhiyun 	local_irq_disable();
84*4882a593Smuzhiyun 	/* disable internal oscillator, float CS lines */
85*4882a593Smuzhiyun 	PCFR = (PCFR_OPDE | PCFR_FP | PCFR_FS);
86*4882a593Smuzhiyun 	/* enable wake-up on GPIO0 (Assabet...) */
87*4882a593Smuzhiyun 	PWER = GFER = GRER = 1;
88*4882a593Smuzhiyun 	/*
89*4882a593Smuzhiyun 	 * set scratchpad to zero, just in case it is used as a
90*4882a593Smuzhiyun 	 * restart address by the bootloader.
91*4882a593Smuzhiyun 	 */
92*4882a593Smuzhiyun 	PSPR = 0;
93*4882a593Smuzhiyun 	/* enter sleep mode */
94*4882a593Smuzhiyun 	PMCR = PMCR_SF;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
sa11x0_restart(enum reboot_mode mode,const char * cmd)97*4882a593Smuzhiyun void sa11x0_restart(enum reboot_mode mode, const char *cmd)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun 	clear_reset_status(RESET_STATUS_ALL);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (mode == REBOOT_SOFT) {
102*4882a593Smuzhiyun 		/* Jump into ROM at address 0 */
103*4882a593Smuzhiyun 		soft_restart(0);
104*4882a593Smuzhiyun 	} else {
105*4882a593Smuzhiyun 		/* Use on-chip reset capability */
106*4882a593Smuzhiyun 		RSRR = RSRR_SWR;
107*4882a593Smuzhiyun 	}
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
sa11x0_register_device(struct platform_device * dev,void * data)110*4882a593Smuzhiyun static void sa11x0_register_device(struct platform_device *dev, void *data)
111*4882a593Smuzhiyun {
112*4882a593Smuzhiyun 	int err;
113*4882a593Smuzhiyun 	dev->dev.platform_data = data;
114*4882a593Smuzhiyun 	err = platform_device_register(dev);
115*4882a593Smuzhiyun 	if (err)
116*4882a593Smuzhiyun 		printk(KERN_ERR "Unable to register device %s: %d\n",
117*4882a593Smuzhiyun 			dev->name, err);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun static struct resource sa11x0udc_resources[] = {
122*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(__PREG(Ser0UDCCR), SZ_64K),
123*4882a593Smuzhiyun 	[1] = DEFINE_RES_IRQ(IRQ_Ser0UDC),
124*4882a593Smuzhiyun };
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun static u64 sa11x0udc_dma_mask = 0xffffffffUL;
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun static struct platform_device sa11x0udc_device = {
129*4882a593Smuzhiyun 	.name		= "sa11x0-udc",
130*4882a593Smuzhiyun 	.id		= -1,
131*4882a593Smuzhiyun 	.dev		= {
132*4882a593Smuzhiyun 		.dma_mask = &sa11x0udc_dma_mask,
133*4882a593Smuzhiyun 		.coherent_dma_mask = 0xffffffff,
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0udc_resources),
136*4882a593Smuzhiyun 	.resource	= sa11x0udc_resources,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static struct resource sa11x0uart1_resources[] = {
140*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(__PREG(Ser1UTCR0), SZ_64K),
141*4882a593Smuzhiyun 	[1] = DEFINE_RES_IRQ(IRQ_Ser1UART),
142*4882a593Smuzhiyun };
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static struct platform_device sa11x0uart1_device = {
145*4882a593Smuzhiyun 	.name		= "sa11x0-uart",
146*4882a593Smuzhiyun 	.id		= 1,
147*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0uart1_resources),
148*4882a593Smuzhiyun 	.resource	= sa11x0uart1_resources,
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun static struct resource sa11x0uart3_resources[] = {
152*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(__PREG(Ser3UTCR0), SZ_64K),
153*4882a593Smuzhiyun 	[1] = DEFINE_RES_IRQ(IRQ_Ser3UART),
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static struct platform_device sa11x0uart3_device = {
157*4882a593Smuzhiyun 	.name		= "sa11x0-uart",
158*4882a593Smuzhiyun 	.id		= 3,
159*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0uart3_resources),
160*4882a593Smuzhiyun 	.resource	= sa11x0uart3_resources,
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun static struct resource sa11x0mcp_resources[] = {
164*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(__PREG(Ser4MCCR0), SZ_64K),
165*4882a593Smuzhiyun 	[1] = DEFINE_RES_MEM(__PREG(Ser4MCCR1), 4),
166*4882a593Smuzhiyun 	[2] = DEFINE_RES_IRQ(IRQ_Ser4MCP),
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static u64 sa11x0mcp_dma_mask = 0xffffffffUL;
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun static struct platform_device sa11x0mcp_device = {
172*4882a593Smuzhiyun 	.name		= "sa11x0-mcp",
173*4882a593Smuzhiyun 	.id		= -1,
174*4882a593Smuzhiyun 	.dev = {
175*4882a593Smuzhiyun 		.dma_mask = &sa11x0mcp_dma_mask,
176*4882a593Smuzhiyun 		.coherent_dma_mask = 0xffffffff,
177*4882a593Smuzhiyun 	},
178*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0mcp_resources),
179*4882a593Smuzhiyun 	.resource	= sa11x0mcp_resources,
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun 
sa11x0_ppc_configure_mcp(void)182*4882a593Smuzhiyun void __init sa11x0_ppc_configure_mcp(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	/* Setup the PPC unit for the MCP */
185*4882a593Smuzhiyun 	PPDR &= ~PPC_RXD4;
186*4882a593Smuzhiyun 	PPDR |= PPC_TXD4 | PPC_SCLK | PPC_SFRM;
187*4882a593Smuzhiyun 	PSDR |= PPC_RXD4;
188*4882a593Smuzhiyun 	PSDR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
189*4882a593Smuzhiyun 	PPSR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun 
sa11x0_register_mcp(struct mcp_plat_data * data)192*4882a593Smuzhiyun void sa11x0_register_mcp(struct mcp_plat_data *data)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun 	sa11x0_register_device(&sa11x0mcp_device, data);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun static struct resource sa11x0ssp_resources[] = {
198*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(0x80070000, SZ_64K),
199*4882a593Smuzhiyun 	[1] = DEFINE_RES_IRQ(IRQ_Ser4SSP),
200*4882a593Smuzhiyun };
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun static u64 sa11x0ssp_dma_mask = 0xffffffffUL;
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static struct platform_device sa11x0ssp_device = {
205*4882a593Smuzhiyun 	.name		= "sa11x0-ssp",
206*4882a593Smuzhiyun 	.id		= -1,
207*4882a593Smuzhiyun 	.dev = {
208*4882a593Smuzhiyun 		.dma_mask = &sa11x0ssp_dma_mask,
209*4882a593Smuzhiyun 		.coherent_dma_mask = 0xffffffff,
210*4882a593Smuzhiyun 	},
211*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0ssp_resources),
212*4882a593Smuzhiyun 	.resource	= sa11x0ssp_resources,
213*4882a593Smuzhiyun };
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun static struct resource sa11x0fb_resources[] = {
216*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(0xb0100000, SZ_64K),
217*4882a593Smuzhiyun 	[1] = DEFINE_RES_IRQ(IRQ_LCD),
218*4882a593Smuzhiyun };
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun static struct platform_device sa11x0fb_device = {
221*4882a593Smuzhiyun 	.name		= "sa11x0-fb",
222*4882a593Smuzhiyun 	.id		= -1,
223*4882a593Smuzhiyun 	.dev = {
224*4882a593Smuzhiyun 		.coherent_dma_mask = 0xffffffff,
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0fb_resources),
227*4882a593Smuzhiyun 	.resource	= sa11x0fb_resources,
228*4882a593Smuzhiyun };
229*4882a593Smuzhiyun 
sa11x0_register_lcd(struct sa1100fb_mach_info * inf)230*4882a593Smuzhiyun void sa11x0_register_lcd(struct sa1100fb_mach_info *inf)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun 	sa11x0_register_device(&sa11x0fb_device, inf);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun 
sa11x0_register_pcmcia(int socket,struct gpiod_lookup_table * table)235*4882a593Smuzhiyun void sa11x0_register_pcmcia(int socket, struct gpiod_lookup_table *table)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	if (table)
238*4882a593Smuzhiyun 		gpiod_add_lookup_table(table);
239*4882a593Smuzhiyun 	platform_device_register_simple("sa11x0-pcmcia", socket, NULL, 0);
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun static struct platform_device sa11x0mtd_device = {
243*4882a593Smuzhiyun 	.name		= "sa1100-mtd",
244*4882a593Smuzhiyun 	.id		= -1,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
sa11x0_register_mtd(struct flash_platform_data * flash,struct resource * res,int nr)247*4882a593Smuzhiyun void sa11x0_register_mtd(struct flash_platform_data *flash,
248*4882a593Smuzhiyun 			 struct resource *res, int nr)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun 	flash->name = "sa1100";
251*4882a593Smuzhiyun 	sa11x0mtd_device.resource = res;
252*4882a593Smuzhiyun 	sa11x0mtd_device.num_resources = nr;
253*4882a593Smuzhiyun 	sa11x0_register_device(&sa11x0mtd_device, flash);
254*4882a593Smuzhiyun }
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun static struct resource sa11x0ir_resources[] = {
257*4882a593Smuzhiyun 	DEFINE_RES_MEM(__PREG(Ser2UTCR0), 0x24),
258*4882a593Smuzhiyun 	DEFINE_RES_MEM(__PREG(Ser2HSCR0), 0x1c),
259*4882a593Smuzhiyun 	DEFINE_RES_MEM(__PREG(Ser2HSCR2), 0x04),
260*4882a593Smuzhiyun 	DEFINE_RES_IRQ(IRQ_Ser2ICP),
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct platform_device sa11x0ir_device = {
264*4882a593Smuzhiyun 	.name		= "sa11x0-ir",
265*4882a593Smuzhiyun 	.id		= -1,
266*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0ir_resources),
267*4882a593Smuzhiyun 	.resource	= sa11x0ir_resources,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
sa11x0_register_irda(struct irda_platform_data * irda)270*4882a593Smuzhiyun void sa11x0_register_irda(struct irda_platform_data *irda)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	sa11x0_register_device(&sa11x0ir_device, irda);
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct resource sa1100_rtc_resources[] = {
276*4882a593Smuzhiyun 	DEFINE_RES_MEM(0x90010000, 0x40),
277*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(IRQ_RTC1Hz, "rtc 1Hz"),
278*4882a593Smuzhiyun 	DEFINE_RES_IRQ_NAMED(IRQ_RTCAlrm, "rtc alarm"),
279*4882a593Smuzhiyun };
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun static struct platform_device sa11x0rtc_device = {
282*4882a593Smuzhiyun 	.name		= "sa1100-rtc",
283*4882a593Smuzhiyun 	.id		= -1,
284*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa1100_rtc_resources),
285*4882a593Smuzhiyun 	.resource	= sa1100_rtc_resources,
286*4882a593Smuzhiyun };
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun static struct resource sa11x0dma_resources[] = {
289*4882a593Smuzhiyun 	DEFINE_RES_MEM(DMA_PHYS, DMA_SIZE),
290*4882a593Smuzhiyun 	DEFINE_RES_IRQ(IRQ_DMA0),
291*4882a593Smuzhiyun 	DEFINE_RES_IRQ(IRQ_DMA1),
292*4882a593Smuzhiyun 	DEFINE_RES_IRQ(IRQ_DMA2),
293*4882a593Smuzhiyun 	DEFINE_RES_IRQ(IRQ_DMA3),
294*4882a593Smuzhiyun 	DEFINE_RES_IRQ(IRQ_DMA4),
295*4882a593Smuzhiyun 	DEFINE_RES_IRQ(IRQ_DMA5),
296*4882a593Smuzhiyun };
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun static u64 sa11x0dma_dma_mask = DMA_BIT_MASK(32);
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun static struct platform_device sa11x0dma_device = {
301*4882a593Smuzhiyun 	.name		= "sa11x0-dma",
302*4882a593Smuzhiyun 	.id		= -1,
303*4882a593Smuzhiyun 	.dev = {
304*4882a593Smuzhiyun 		.dma_mask = &sa11x0dma_dma_mask,
305*4882a593Smuzhiyun 		.coherent_dma_mask = 0xffffffff,
306*4882a593Smuzhiyun 	},
307*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(sa11x0dma_resources),
308*4882a593Smuzhiyun 	.resource	= sa11x0dma_resources,
309*4882a593Smuzhiyun };
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun static struct platform_device *sa11x0_devices[] __initdata = {
312*4882a593Smuzhiyun 	&sa11x0udc_device,
313*4882a593Smuzhiyun 	&sa11x0uart1_device,
314*4882a593Smuzhiyun 	&sa11x0uart3_device,
315*4882a593Smuzhiyun 	&sa11x0ssp_device,
316*4882a593Smuzhiyun 	&sa11x0rtc_device,
317*4882a593Smuzhiyun 	&sa11x0dma_device,
318*4882a593Smuzhiyun };
319*4882a593Smuzhiyun 
sa1100_init(void)320*4882a593Smuzhiyun static int __init sa1100_init(void)
321*4882a593Smuzhiyun {
322*4882a593Smuzhiyun 	pm_power_off = sa1100_power_off;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	regulator_has_full_constraints();
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return platform_add_devices(sa11x0_devices, ARRAY_SIZE(sa11x0_devices));
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun arch_initcall(sa1100_init);
330*4882a593Smuzhiyun 
sa11x0_init_late(void)331*4882a593Smuzhiyun void __init sa11x0_init_late(void)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun 	sa11x0_pm_init();
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun 
sa11x0_register_fixed_regulator(int n,struct fixed_voltage_config * cfg,struct regulator_consumer_supply * supplies,unsigned num_supplies,bool uses_gpio)336*4882a593Smuzhiyun int __init sa11x0_register_fixed_regulator(int n,
337*4882a593Smuzhiyun 	struct fixed_voltage_config *cfg,
338*4882a593Smuzhiyun 	struct regulator_consumer_supply *supplies, unsigned num_supplies,
339*4882a593Smuzhiyun 	bool uses_gpio)
340*4882a593Smuzhiyun {
341*4882a593Smuzhiyun 	struct regulator_init_data *id;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	cfg->init_data = id = kzalloc(sizeof(*cfg->init_data), GFP_KERNEL);
344*4882a593Smuzhiyun 	if (!cfg->init_data)
345*4882a593Smuzhiyun 		return -ENOMEM;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	if (!uses_gpio)
348*4882a593Smuzhiyun 		id->constraints.always_on = 1;
349*4882a593Smuzhiyun 	id->constraints.name = cfg->supply_name;
350*4882a593Smuzhiyun 	id->constraints.min_uV = cfg->microvolts;
351*4882a593Smuzhiyun 	id->constraints.max_uV = cfg->microvolts;
352*4882a593Smuzhiyun 	id->constraints.valid_modes_mask = REGULATOR_MODE_NORMAL;
353*4882a593Smuzhiyun 	id->constraints.valid_ops_mask = REGULATOR_CHANGE_STATUS;
354*4882a593Smuzhiyun 	id->consumer_supplies = supplies;
355*4882a593Smuzhiyun 	id->num_consumer_supplies = num_supplies;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 	platform_device_register_resndata(NULL, "reg-fixed-voltage", n,
358*4882a593Smuzhiyun 					  NULL, 0, cfg, sizeof(*cfg));
359*4882a593Smuzhiyun 	return 0;
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun /*
363*4882a593Smuzhiyun  * Common I/O mapping:
364*4882a593Smuzhiyun  *
365*4882a593Smuzhiyun  * Typically, static virtual address mappings are as follow:
366*4882a593Smuzhiyun  *
367*4882a593Smuzhiyun  * 0xf0000000-0xf3ffffff:	miscellaneous stuff (CPLDs, etc.)
368*4882a593Smuzhiyun  * 0xf4000000-0xf4ffffff:	SA-1111
369*4882a593Smuzhiyun  * 0xf5000000-0xf5ffffff:	reserved (used by cache flushing area)
370*4882a593Smuzhiyun  * 0xf6000000-0xfffeffff:	reserved (internal SA1100 IO defined above)
371*4882a593Smuzhiyun  * 0xffff0000-0xffff0fff:	SA1100 exception vectors
372*4882a593Smuzhiyun  * 0xffff2000-0xffff2fff:	Minicache copy_user_page area
373*4882a593Smuzhiyun  *
374*4882a593Smuzhiyun  * Below 0xe8000000 is reserved for vm allocation.
375*4882a593Smuzhiyun  *
376*4882a593Smuzhiyun  * The machine specific code must provide the extra mapping beside the
377*4882a593Smuzhiyun  * default mapping provided here.
378*4882a593Smuzhiyun  */
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun static struct map_desc standard_io_desc[] __initdata = {
381*4882a593Smuzhiyun 	{	/* PCM */
382*4882a593Smuzhiyun 		.virtual	=  0xf8000000,
383*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(0x80000000),
384*4882a593Smuzhiyun 		.length		= 0x00100000,
385*4882a593Smuzhiyun 		.type		= MT_DEVICE
386*4882a593Smuzhiyun 	}, {	/* SCM */
387*4882a593Smuzhiyun 		.virtual	=  0xfa000000,
388*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(0x90000000),
389*4882a593Smuzhiyun 		.length		= 0x00100000,
390*4882a593Smuzhiyun 		.type		= MT_DEVICE
391*4882a593Smuzhiyun 	}, {	/* MER */
392*4882a593Smuzhiyun 		.virtual	=  0xfc000000,
393*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(0xa0000000),
394*4882a593Smuzhiyun 		.length		= 0x00100000,
395*4882a593Smuzhiyun 		.type		= MT_DEVICE
396*4882a593Smuzhiyun 	}, {	/* LCD + DMA */
397*4882a593Smuzhiyun 		.virtual	=  0xfe000000,
398*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(0xb0000000),
399*4882a593Smuzhiyun 		.length		= 0x00200000,
400*4882a593Smuzhiyun 		.type		= MT_DEVICE
401*4882a593Smuzhiyun 	},
402*4882a593Smuzhiyun };
403*4882a593Smuzhiyun 
sa1100_map_io(void)404*4882a593Smuzhiyun void __init sa1100_map_io(void)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
sa1100_timer_init(void)409*4882a593Smuzhiyun void __init sa1100_timer_init(void)
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun 	pxa_timer_nodt_init(IRQ_OST0, io_p2v(0x90000000));
412*4882a593Smuzhiyun }
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun static struct resource irq_resource =
415*4882a593Smuzhiyun 	DEFINE_RES_MEM_NAMED(0x90050000, SZ_64K, "irqs");
416*4882a593Smuzhiyun 
sa1100_init_irq(void)417*4882a593Smuzhiyun void __init sa1100_init_irq(void)
418*4882a593Smuzhiyun {
419*4882a593Smuzhiyun 	request_resource(&iomem_resource, &irq_resource);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	sa11x0_init_irq_nodt(IRQ_GPIO0_SC, irq_resource.start);
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	sa1100_init_gpio();
424*4882a593Smuzhiyun 	sa11xx_clk_init();
425*4882a593Smuzhiyun }
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun /*
428*4882a593Smuzhiyun  * Disable the memory bus request/grant signals on the SA1110 to
429*4882a593Smuzhiyun  * ensure that we don't receive spurious memory requests.  We set
430*4882a593Smuzhiyun  * the MBGNT signal false to ensure the SA1111 doesn't own the
431*4882a593Smuzhiyun  * SDRAM bus.
432*4882a593Smuzhiyun  */
sa1110_mb_disable(void)433*4882a593Smuzhiyun void sa1110_mb_disable(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun 	unsigned long flags;
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 	local_irq_save(flags);
438*4882a593Smuzhiyun 
439*4882a593Smuzhiyun 	PGSR &= ~GPIO_MBGNT;
440*4882a593Smuzhiyun 	GPCR = GPIO_MBGNT;
441*4882a593Smuzhiyun 	GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun 	GAFR &= ~(GPIO_MBGNT | GPIO_MBREQ);
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	local_irq_restore(flags);
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun /*
449*4882a593Smuzhiyun  * If the system is going to use the SA-1111 DMA engines, set up
450*4882a593Smuzhiyun  * the memory bus request/grant pins.
451*4882a593Smuzhiyun  */
sa1110_mb_enable(void)452*4882a593Smuzhiyun void sa1110_mb_enable(void)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun 	unsigned long flags;
455*4882a593Smuzhiyun 
456*4882a593Smuzhiyun 	local_irq_save(flags);
457*4882a593Smuzhiyun 
458*4882a593Smuzhiyun 	PGSR &= ~GPIO_MBGNT;
459*4882a593Smuzhiyun 	GPCR = GPIO_MBGNT;
460*4882a593Smuzhiyun 	GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun 	GAFR |= (GPIO_MBGNT | GPIO_MBREQ);
463*4882a593Smuzhiyun 	TUCR |= TUCR_MR;
464*4882a593Smuzhiyun 
465*4882a593Smuzhiyun 	local_irq_restore(flags);
466*4882a593Smuzhiyun }
467*4882a593Smuzhiyun 
sa11x0_gpio_set_wake(unsigned int gpio,unsigned int on)468*4882a593Smuzhiyun int sa11x0_gpio_set_wake(unsigned int gpio, unsigned int on)
469*4882a593Smuzhiyun {
470*4882a593Smuzhiyun 	if (on)
471*4882a593Smuzhiyun 		PWER |= BIT(gpio);
472*4882a593Smuzhiyun 	else
473*4882a593Smuzhiyun 		PWER &= ~BIT(gpio);
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	return 0;
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun 
sa11x0_sc_set_wake(unsigned int irq,unsigned int on)478*4882a593Smuzhiyun int sa11x0_sc_set_wake(unsigned int irq, unsigned int on)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun 	if (BIT(irq) != IC_RTCAlrm)
481*4882a593Smuzhiyun 		return -EINVAL;
482*4882a593Smuzhiyun 
483*4882a593Smuzhiyun 	if (on)
484*4882a593Smuzhiyun 		PWER |= PWER_RTC;
485*4882a593Smuzhiyun 	else
486*4882a593Smuzhiyun 		PWER &= ~PWER_RTC;
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	return 0;
489*4882a593Smuzhiyun }
490