1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * linux/arch/arm/mach-sa1100/clock.c
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun #include <linux/kernel.h>
6*4882a593Smuzhiyun #include <linux/errno.h>
7*4882a593Smuzhiyun #include <linux/err.h>
8*4882a593Smuzhiyun #include <linux/clk.h>
9*4882a593Smuzhiyun #include <linux/clkdev.h>
10*4882a593Smuzhiyun #include <linux/clk-provider.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/spinlock.h>
13*4882a593Smuzhiyun
14*4882a593Smuzhiyun #include <mach/hardware.h>
15*4882a593Smuzhiyun #include <mach/generic.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun static const char * const clk_tucr_parents[] = {
18*4882a593Smuzhiyun "clk32768", "clk3686400",
19*4882a593Smuzhiyun };
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun static DEFINE_SPINLOCK(tucr_lock);
22*4882a593Smuzhiyun
clk_gpio27_enable(struct clk_hw * hw)23*4882a593Smuzhiyun static int clk_gpio27_enable(struct clk_hw *hw)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun unsigned long flags;
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /*
28*4882a593Smuzhiyun * First, set up the 3.6864MHz clock on GPIO 27 for the SA-1111:
29*4882a593Smuzhiyun * (SA-1110 Developer's Manual, section 9.1.2.1)
30*4882a593Smuzhiyun */
31*4882a593Smuzhiyun local_irq_save(flags);
32*4882a593Smuzhiyun GAFR |= GPIO_32_768kHz;
33*4882a593Smuzhiyun GPDR |= GPIO_32_768kHz;
34*4882a593Smuzhiyun local_irq_restore(flags);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun return 0;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun
clk_gpio27_disable(struct clk_hw * hw)39*4882a593Smuzhiyun static void clk_gpio27_disable(struct clk_hw *hw)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun unsigned long flags;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun local_irq_save(flags);
44*4882a593Smuzhiyun GPDR &= ~GPIO_32_768kHz;
45*4882a593Smuzhiyun GAFR &= ~GPIO_32_768kHz;
46*4882a593Smuzhiyun local_irq_restore(flags);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun static const struct clk_ops clk_gpio27_ops = {
50*4882a593Smuzhiyun .enable = clk_gpio27_enable,
51*4882a593Smuzhiyun .disable = clk_gpio27_disable,
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun static const char * const clk_gpio27_parents[] = {
55*4882a593Smuzhiyun "tucr-mux",
56*4882a593Smuzhiyun };
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun static const struct clk_init_data clk_gpio27_init_data __initconst = {
59*4882a593Smuzhiyun .name = "gpio27",
60*4882a593Smuzhiyun .ops = &clk_gpio27_ops,
61*4882a593Smuzhiyun .parent_names = clk_gpio27_parents,
62*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(clk_gpio27_parents),
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /*
66*4882a593Smuzhiyun * Derived from the table 8-1 in the SA1110 manual, the MPLL appears to
67*4882a593Smuzhiyun * multiply its input rate by 4 x (4 + PPCR). This calculation gives
68*4882a593Smuzhiyun * the exact rate. The figures given in the table are the rates rounded
69*4882a593Smuzhiyun * to 100kHz. Stick with sa11x0_getspeed() for the time being.
70*4882a593Smuzhiyun */
clk_mpll_recalc_rate(struct clk_hw * hw,unsigned long prate)71*4882a593Smuzhiyun static unsigned long clk_mpll_recalc_rate(struct clk_hw *hw,
72*4882a593Smuzhiyun unsigned long prate)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun return sa11x0_getspeed(0) * 1000;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun static const struct clk_ops clk_mpll_ops = {
78*4882a593Smuzhiyun .recalc_rate = clk_mpll_recalc_rate,
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun static const char * const clk_mpll_parents[] = {
82*4882a593Smuzhiyun "clk3686400",
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static const struct clk_init_data clk_mpll_init_data __initconst = {
86*4882a593Smuzhiyun .name = "mpll",
87*4882a593Smuzhiyun .ops = &clk_mpll_ops,
88*4882a593Smuzhiyun .parent_names = clk_mpll_parents,
89*4882a593Smuzhiyun .num_parents = ARRAY_SIZE(clk_mpll_parents),
90*4882a593Smuzhiyun .flags = CLK_GET_RATE_NOCACHE | CLK_IS_CRITICAL,
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun
sa11xx_clk_init(void)93*4882a593Smuzhiyun int __init sa11xx_clk_init(void)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun struct clk_hw *hw;
96*4882a593Smuzhiyun int ret;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(NULL, "clk32768", NULL, 0, 32768);
99*4882a593Smuzhiyun if (IS_ERR(hw))
100*4882a593Smuzhiyun return PTR_ERR(hw);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun clk_hw_register_clkdev(hw, NULL, "sa1100-rtc");
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun hw = clk_hw_register_fixed_rate(NULL, "clk3686400", NULL, 0, 3686400);
105*4882a593Smuzhiyun if (IS_ERR(hw))
106*4882a593Smuzhiyun return PTR_ERR(hw);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun clk_hw_register_clkdev(hw, "OSTIMER0", NULL);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun hw = kzalloc(sizeof(*hw), GFP_KERNEL);
111*4882a593Smuzhiyun if (!hw)
112*4882a593Smuzhiyun return -ENOMEM;
113*4882a593Smuzhiyun hw->init = &clk_mpll_init_data;
114*4882a593Smuzhiyun ret = clk_hw_register(NULL, hw);
115*4882a593Smuzhiyun if (ret) {
116*4882a593Smuzhiyun kfree(hw);
117*4882a593Smuzhiyun return ret;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun clk_hw_register_clkdev(hw, NULL, "sa11x0-fb");
121*4882a593Smuzhiyun clk_hw_register_clkdev(hw, NULL, "sa11x0-pcmcia");
122*4882a593Smuzhiyun clk_hw_register_clkdev(hw, NULL, "sa11x0-pcmcia.0");
123*4882a593Smuzhiyun clk_hw_register_clkdev(hw, NULL, "sa11x0-pcmcia.1");
124*4882a593Smuzhiyun clk_hw_register_clkdev(hw, NULL, "1800");
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun hw = clk_hw_register_mux(NULL, "tucr-mux", clk_tucr_parents,
127*4882a593Smuzhiyun ARRAY_SIZE(clk_tucr_parents), 0,
128*4882a593Smuzhiyun (void __iomem *)&TUCR, FShft(TUCR_TSEL),
129*4882a593Smuzhiyun FAlnMsk(TUCR_TSEL), 0, &tucr_lock);
130*4882a593Smuzhiyun clk_set_rate(hw->clk, 3686400);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun hw = kzalloc(sizeof(*hw), GFP_KERNEL);
133*4882a593Smuzhiyun if (!hw)
134*4882a593Smuzhiyun return -ENOMEM;
135*4882a593Smuzhiyun hw->init = &clk_gpio27_init_data;
136*4882a593Smuzhiyun ret = clk_hw_register(NULL, hw);
137*4882a593Smuzhiyun if (ret) {
138*4882a593Smuzhiyun kfree(hw);
139*4882a593Smuzhiyun return ret;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun clk_hw_register_clkdev(hw, NULL, "sa1111.0");
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun return 0;
145*4882a593Smuzhiyun }
146