1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2011 Samsung Electronics Co., Ltd.
4*4882a593Smuzhiyun // http://www.samsung.com
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // Copyright 2008 Openmoko, Inc.
7*4882a593Smuzhiyun // Copyright 2008 Simtec Electronics
8*4882a593Smuzhiyun // Ben Dooks <ben@simtec.co.uk>
9*4882a593Smuzhiyun // http://armlinux.simtec.co.uk/
10*4882a593Smuzhiyun //
11*4882a593Smuzhiyun // Common Codes for S3C64XX machines
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun /*
14*4882a593Smuzhiyun * NOTE: Code in this file is not used when booting with Device Tree support.
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <linux/kernel.h>
18*4882a593Smuzhiyun #include <linux/init.h>
19*4882a593Smuzhiyun #include <linux/module.h>
20*4882a593Smuzhiyun #include <linux/interrupt.h>
21*4882a593Smuzhiyun #include <linux/ioport.h>
22*4882a593Smuzhiyun #include <linux/serial_core.h>
23*4882a593Smuzhiyun #include <linux/serial_s3c.h>
24*4882a593Smuzhiyun #include <linux/platform_device.h>
25*4882a593Smuzhiyun #include <linux/reboot.h>
26*4882a593Smuzhiyun #include <linux/io.h>
27*4882a593Smuzhiyun #include <linux/clk/samsung.h>
28*4882a593Smuzhiyun #include <linux/dma-mapping.h>
29*4882a593Smuzhiyun #include <linux/irq.h>
30*4882a593Smuzhiyun #include <linux/gpio.h>
31*4882a593Smuzhiyun #include <linux/irqchip/arm-vic.h>
32*4882a593Smuzhiyun #include <clocksource/samsung_pwm.h>
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #include <asm/mach/arch.h>
35*4882a593Smuzhiyun #include <asm/mach/map.h>
36*4882a593Smuzhiyun #include <asm/system_misc.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include "map.h"
39*4882a593Smuzhiyun #include <mach/irqs.h>
40*4882a593Smuzhiyun #include "regs-gpio.h"
41*4882a593Smuzhiyun #include "gpio-samsung.h"
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include "cpu.h"
44*4882a593Smuzhiyun #include "devs.h"
45*4882a593Smuzhiyun #include "pm.h"
46*4882a593Smuzhiyun #include "gpio-cfg.h"
47*4882a593Smuzhiyun #include "pwm-core.h"
48*4882a593Smuzhiyun #include "regs-irqtype.h"
49*4882a593Smuzhiyun #include "s3c64xx.h"
50*4882a593Smuzhiyun #include "irq-uart-s3c64xx.h"
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun /* External clock frequency */
53*4882a593Smuzhiyun static unsigned long xtal_f __ro_after_init = 12000000;
54*4882a593Smuzhiyun static unsigned long xusbxti_f __ro_after_init = 48000000;
55*4882a593Smuzhiyun
s3c64xx_set_xtal_freq(unsigned long freq)56*4882a593Smuzhiyun void __init s3c64xx_set_xtal_freq(unsigned long freq)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun xtal_f = freq;
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
s3c64xx_set_xusbxti_freq(unsigned long freq)61*4882a593Smuzhiyun void __init s3c64xx_set_xusbxti_freq(unsigned long freq)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun xusbxti_f = freq;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun /* uart registration process */
67*4882a593Smuzhiyun
s3c64xx_init_uarts(struct s3c2410_uartcfg * cfg,int no)68*4882a593Smuzhiyun static void __init s3c64xx_init_uarts(struct s3c2410_uartcfg *cfg, int no)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun s3c24xx_init_uartdevs("s3c6400-uart", s3c64xx_uart_resources, cfg, no);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun /* table of supported CPUs */
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static const char name_s3c6400[] = "S3C6400";
76*4882a593Smuzhiyun static const char name_s3c6410[] = "S3C6410";
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun static struct cpu_table cpu_ids[] __initdata = {
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun .idcode = S3C6400_CPU_ID,
81*4882a593Smuzhiyun .idmask = S3C64XX_CPU_MASK,
82*4882a593Smuzhiyun .map_io = s3c6400_map_io,
83*4882a593Smuzhiyun .init_uarts = s3c64xx_init_uarts,
84*4882a593Smuzhiyun .init = s3c6400_init,
85*4882a593Smuzhiyun .name = name_s3c6400,
86*4882a593Smuzhiyun }, {
87*4882a593Smuzhiyun .idcode = S3C6410_CPU_ID,
88*4882a593Smuzhiyun .idmask = S3C64XX_CPU_MASK,
89*4882a593Smuzhiyun .map_io = s3c6410_map_io,
90*4882a593Smuzhiyun .init_uarts = s3c64xx_init_uarts,
91*4882a593Smuzhiyun .init = s3c6410_init,
92*4882a593Smuzhiyun .name = name_s3c6410,
93*4882a593Smuzhiyun },
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* minimal IO mapping */
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /*
99*4882a593Smuzhiyun * note, for the boot process to work we have to keep the UART
100*4882a593Smuzhiyun * virtual address aligned to an 1MiB boundary for the L1
101*4882a593Smuzhiyun * mapping the head code makes. We keep the UART virtual address
102*4882a593Smuzhiyun * aligned and add in the offset when we load the value here.
103*4882a593Smuzhiyun */
104*4882a593Smuzhiyun #define UART_OFFS (S3C_PA_UART & 0xfffff)
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun static struct map_desc s3c_iodesc[] __initdata = {
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun .virtual = (unsigned long)S3C_VA_SYS,
109*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_SYSCON),
110*4882a593Smuzhiyun .length = SZ_4K,
111*4882a593Smuzhiyun .type = MT_DEVICE,
112*4882a593Smuzhiyun }, {
113*4882a593Smuzhiyun .virtual = (unsigned long)S3C_VA_MEM,
114*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_SROM),
115*4882a593Smuzhiyun .length = SZ_4K,
116*4882a593Smuzhiyun .type = MT_DEVICE,
117*4882a593Smuzhiyun }, {
118*4882a593Smuzhiyun .virtual = (unsigned long)(S3C_VA_UART + UART_OFFS),
119*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C_PA_UART),
120*4882a593Smuzhiyun .length = SZ_4K,
121*4882a593Smuzhiyun .type = MT_DEVICE,
122*4882a593Smuzhiyun }, {
123*4882a593Smuzhiyun .virtual = (unsigned long)VA_VIC0,
124*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_VIC0),
125*4882a593Smuzhiyun .length = SZ_16K,
126*4882a593Smuzhiyun .type = MT_DEVICE,
127*4882a593Smuzhiyun }, {
128*4882a593Smuzhiyun .virtual = (unsigned long)VA_VIC1,
129*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_VIC1),
130*4882a593Smuzhiyun .length = SZ_16K,
131*4882a593Smuzhiyun .type = MT_DEVICE,
132*4882a593Smuzhiyun }, {
133*4882a593Smuzhiyun .virtual = (unsigned long)S3C_VA_TIMER,
134*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C_PA_TIMER),
135*4882a593Smuzhiyun .length = SZ_16K,
136*4882a593Smuzhiyun .type = MT_DEVICE,
137*4882a593Smuzhiyun }, {
138*4882a593Smuzhiyun .virtual = (unsigned long)S3C64XX_VA_GPIO,
139*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_GPIO),
140*4882a593Smuzhiyun .length = SZ_4K,
141*4882a593Smuzhiyun .type = MT_DEVICE,
142*4882a593Smuzhiyun }, {
143*4882a593Smuzhiyun .virtual = (unsigned long)S3C64XX_VA_MODEM,
144*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_MODEM),
145*4882a593Smuzhiyun .length = SZ_4K,
146*4882a593Smuzhiyun .type = MT_DEVICE,
147*4882a593Smuzhiyun }, {
148*4882a593Smuzhiyun .virtual = (unsigned long)S3C_VA_WATCHDOG,
149*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_WATCHDOG),
150*4882a593Smuzhiyun .length = SZ_4K,
151*4882a593Smuzhiyun .type = MT_DEVICE,
152*4882a593Smuzhiyun }, {
153*4882a593Smuzhiyun .virtual = (unsigned long)S3C_VA_USB_HSPHY,
154*4882a593Smuzhiyun .pfn = __phys_to_pfn(S3C64XX_PA_USB_HSPHY),
155*4882a593Smuzhiyun .length = SZ_1K,
156*4882a593Smuzhiyun .type = MT_DEVICE,
157*4882a593Smuzhiyun },
158*4882a593Smuzhiyun };
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun static struct bus_type s3c64xx_subsys = {
161*4882a593Smuzhiyun .name = "s3c64xx-core",
162*4882a593Smuzhiyun .dev_name = "s3c64xx-core",
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static struct device s3c64xx_dev = {
166*4882a593Smuzhiyun .bus = &s3c64xx_subsys,
167*4882a593Smuzhiyun };
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun static struct samsung_pwm_variant s3c64xx_pwm_variant = {
170*4882a593Smuzhiyun .bits = 32,
171*4882a593Smuzhiyun .div_base = 0,
172*4882a593Smuzhiyun .has_tint_cstat = true,
173*4882a593Smuzhiyun .tclk_mask = (1 << 7) | (1 << 6) | (1 << 5),
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun
s3c64xx_set_timer_source(unsigned int event,unsigned int source)176*4882a593Smuzhiyun void __init s3c64xx_set_timer_source(unsigned int event, unsigned int source)
177*4882a593Smuzhiyun {
178*4882a593Smuzhiyun s3c64xx_pwm_variant.output_mask = BIT(SAMSUNG_PWM_NUM) - 1;
179*4882a593Smuzhiyun s3c64xx_pwm_variant.output_mask &= ~(BIT(event) | BIT(source));
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun
s3c64xx_timer_init(void)182*4882a593Smuzhiyun void __init s3c64xx_timer_init(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun unsigned int timer_irqs[SAMSUNG_PWM_NUM] = {
185*4882a593Smuzhiyun IRQ_TIMER0_VIC, IRQ_TIMER1_VIC, IRQ_TIMER2_VIC,
186*4882a593Smuzhiyun IRQ_TIMER3_VIC, IRQ_TIMER4_VIC,
187*4882a593Smuzhiyun };
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun samsung_pwm_clocksource_init(S3C_VA_TIMER,
190*4882a593Smuzhiyun timer_irqs, &s3c64xx_pwm_variant);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun /* read cpu identification code */
194*4882a593Smuzhiyun
s3c64xx_init_io(struct map_desc * mach_desc,int size)195*4882a593Smuzhiyun void __init s3c64xx_init_io(struct map_desc *mach_desc, int size)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun /* initialise the io descriptors we need for initialisation */
198*4882a593Smuzhiyun iotable_init(s3c_iodesc, ARRAY_SIZE(s3c_iodesc));
199*4882a593Smuzhiyun iotable_init(mach_desc, size);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /* detect cpu id */
202*4882a593Smuzhiyun s3c64xx_init_cpu();
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun s3c_init_cpu(samsung_cpu_id, cpu_ids, ARRAY_SIZE(cpu_ids));
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun samsung_pwm_set_platdata(&s3c64xx_pwm_variant);
207*4882a593Smuzhiyun }
208*4882a593Smuzhiyun
s3c64xx_dev_init(void)209*4882a593Smuzhiyun static __init int s3c64xx_dev_init(void)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun /* Not applicable when using DT. */
212*4882a593Smuzhiyun if (of_have_populated_dt() || !soc_is_s3c64xx())
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun subsys_system_register(&s3c64xx_subsys, NULL);
216*4882a593Smuzhiyun return device_register(&s3c64xx_dev);
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun core_initcall(s3c64xx_dev_init);
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun * setup the sources the vic should advertise resume
222*4882a593Smuzhiyun * for, even though it is not doing the wake
223*4882a593Smuzhiyun * (set_irq_wake needs to be valid)
224*4882a593Smuzhiyun */
225*4882a593Smuzhiyun #define IRQ_VIC0_RESUME (1 << (IRQ_RTC_TIC - IRQ_VIC0_BASE))
226*4882a593Smuzhiyun #define IRQ_VIC1_RESUME (1 << (IRQ_RTC_ALARM - IRQ_VIC1_BASE) | \
227*4882a593Smuzhiyun 1 << (IRQ_PENDN - IRQ_VIC1_BASE) | \
228*4882a593Smuzhiyun 1 << (IRQ_HSMMC0 - IRQ_VIC1_BASE) | \
229*4882a593Smuzhiyun 1 << (IRQ_HSMMC1 - IRQ_VIC1_BASE) | \
230*4882a593Smuzhiyun 1 << (IRQ_HSMMC2 - IRQ_VIC1_BASE))
231*4882a593Smuzhiyun
s3c64xx_init_irq(u32 vic0_valid,u32 vic1_valid)232*4882a593Smuzhiyun void __init s3c64xx_init_irq(u32 vic0_valid, u32 vic1_valid)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun s3c64xx_clk_init(NULL, xtal_f, xusbxti_f, soc_is_s3c6400(), S3C_VA_SYS);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun printk(KERN_DEBUG "%s: initialising interrupts\n", __func__);
237*4882a593Smuzhiyun
238*4882a593Smuzhiyun /* initialise the pair of VICs */
239*4882a593Smuzhiyun vic_init(VA_VIC0, IRQ_VIC0_BASE, vic0_valid, IRQ_VIC0_RESUME);
240*4882a593Smuzhiyun vic_init(VA_VIC1, IRQ_VIC1_BASE, vic1_valid, IRQ_VIC1_RESUME);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun #define eint_offset(irq) ((irq) - IRQ_EINT(0))
244*4882a593Smuzhiyun #define eint_irq_to_bit(irq) ((u32)(1 << eint_offset(irq)))
245*4882a593Smuzhiyun
s3c_irq_eint_mask(struct irq_data * data)246*4882a593Smuzhiyun static inline void s3c_irq_eint_mask(struct irq_data *data)
247*4882a593Smuzhiyun {
248*4882a593Smuzhiyun u32 mask;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun mask = __raw_readl(S3C64XX_EINT0MASK);
251*4882a593Smuzhiyun mask |= (u32)data->chip_data;
252*4882a593Smuzhiyun __raw_writel(mask, S3C64XX_EINT0MASK);
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
s3c_irq_eint_unmask(struct irq_data * data)255*4882a593Smuzhiyun static void s3c_irq_eint_unmask(struct irq_data *data)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun u32 mask;
258*4882a593Smuzhiyun
259*4882a593Smuzhiyun mask = __raw_readl(S3C64XX_EINT0MASK);
260*4882a593Smuzhiyun mask &= ~((u32)data->chip_data);
261*4882a593Smuzhiyun __raw_writel(mask, S3C64XX_EINT0MASK);
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
s3c_irq_eint_ack(struct irq_data * data)264*4882a593Smuzhiyun static inline void s3c_irq_eint_ack(struct irq_data *data)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun __raw_writel((u32)data->chip_data, S3C64XX_EINT0PEND);
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
s3c_irq_eint_maskack(struct irq_data * data)269*4882a593Smuzhiyun static void s3c_irq_eint_maskack(struct irq_data *data)
270*4882a593Smuzhiyun {
271*4882a593Smuzhiyun /* compiler should in-line these */
272*4882a593Smuzhiyun s3c_irq_eint_mask(data);
273*4882a593Smuzhiyun s3c_irq_eint_ack(data);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
s3c_irq_eint_set_type(struct irq_data * data,unsigned int type)276*4882a593Smuzhiyun static int s3c_irq_eint_set_type(struct irq_data *data, unsigned int type)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun int offs = eint_offset(data->irq);
279*4882a593Smuzhiyun int pin, pin_val;
280*4882a593Smuzhiyun int shift;
281*4882a593Smuzhiyun u32 ctrl, mask;
282*4882a593Smuzhiyun u32 newvalue = 0;
283*4882a593Smuzhiyun void __iomem *reg;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (offs > 27)
286*4882a593Smuzhiyun return -EINVAL;
287*4882a593Smuzhiyun
288*4882a593Smuzhiyun if (offs <= 15)
289*4882a593Smuzhiyun reg = S3C64XX_EINT0CON0;
290*4882a593Smuzhiyun else
291*4882a593Smuzhiyun reg = S3C64XX_EINT0CON1;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun switch (type) {
294*4882a593Smuzhiyun case IRQ_TYPE_NONE:
295*4882a593Smuzhiyun printk(KERN_WARNING "No edge setting!\n");
296*4882a593Smuzhiyun break;
297*4882a593Smuzhiyun
298*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
299*4882a593Smuzhiyun newvalue = S3C2410_EXTINT_RISEEDGE;
300*4882a593Smuzhiyun break;
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
303*4882a593Smuzhiyun newvalue = S3C2410_EXTINT_FALLEDGE;
304*4882a593Smuzhiyun break;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun case IRQ_TYPE_EDGE_BOTH:
307*4882a593Smuzhiyun newvalue = S3C2410_EXTINT_BOTHEDGE;
308*4882a593Smuzhiyun break;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
311*4882a593Smuzhiyun newvalue = S3C2410_EXTINT_LOWLEV;
312*4882a593Smuzhiyun break;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
315*4882a593Smuzhiyun newvalue = S3C2410_EXTINT_HILEV;
316*4882a593Smuzhiyun break;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun default:
319*4882a593Smuzhiyun printk(KERN_ERR "No such irq type %d", type);
320*4882a593Smuzhiyun return -1;
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (offs <= 15)
324*4882a593Smuzhiyun shift = (offs / 2) * 4;
325*4882a593Smuzhiyun else
326*4882a593Smuzhiyun shift = ((offs - 16) / 2) * 4;
327*4882a593Smuzhiyun mask = 0x7 << shift;
328*4882a593Smuzhiyun
329*4882a593Smuzhiyun ctrl = __raw_readl(reg);
330*4882a593Smuzhiyun ctrl &= ~mask;
331*4882a593Smuzhiyun ctrl |= newvalue << shift;
332*4882a593Smuzhiyun __raw_writel(ctrl, reg);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* set the GPIO pin appropriately */
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (offs < 16) {
337*4882a593Smuzhiyun pin = S3C64XX_GPN(offs);
338*4882a593Smuzhiyun pin_val = S3C_GPIO_SFN(2);
339*4882a593Smuzhiyun } else if (offs < 23) {
340*4882a593Smuzhiyun pin = S3C64XX_GPL(offs + 8 - 16);
341*4882a593Smuzhiyun pin_val = S3C_GPIO_SFN(3);
342*4882a593Smuzhiyun } else {
343*4882a593Smuzhiyun pin = S3C64XX_GPM(offs - 23);
344*4882a593Smuzhiyun pin_val = S3C_GPIO_SFN(3);
345*4882a593Smuzhiyun }
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun s3c_gpio_cfgpin(pin, pin_val);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun return 0;
350*4882a593Smuzhiyun }
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun static struct irq_chip s3c_irq_eint = {
353*4882a593Smuzhiyun .name = "s3c-eint",
354*4882a593Smuzhiyun .irq_mask = s3c_irq_eint_mask,
355*4882a593Smuzhiyun .irq_unmask = s3c_irq_eint_unmask,
356*4882a593Smuzhiyun .irq_mask_ack = s3c_irq_eint_maskack,
357*4882a593Smuzhiyun .irq_ack = s3c_irq_eint_ack,
358*4882a593Smuzhiyun .irq_set_type = s3c_irq_eint_set_type,
359*4882a593Smuzhiyun .irq_set_wake = s3c_irqext_wake,
360*4882a593Smuzhiyun };
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* s3c_irq_demux_eint
363*4882a593Smuzhiyun *
364*4882a593Smuzhiyun * This function demuxes the IRQ from the group0 external interrupts,
365*4882a593Smuzhiyun * from IRQ_EINT(0) to IRQ_EINT(27). It is designed to be inlined into
366*4882a593Smuzhiyun * the specific handlers s3c_irq_demux_eintX_Y.
367*4882a593Smuzhiyun */
s3c_irq_demux_eint(unsigned int start,unsigned int end)368*4882a593Smuzhiyun static inline void s3c_irq_demux_eint(unsigned int start, unsigned int end)
369*4882a593Smuzhiyun {
370*4882a593Smuzhiyun u32 status = __raw_readl(S3C64XX_EINT0PEND);
371*4882a593Smuzhiyun u32 mask = __raw_readl(S3C64XX_EINT0MASK);
372*4882a593Smuzhiyun unsigned int irq;
373*4882a593Smuzhiyun
374*4882a593Smuzhiyun status &= ~mask;
375*4882a593Smuzhiyun status >>= start;
376*4882a593Smuzhiyun status &= (1 << (end - start + 1)) - 1;
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun for (irq = IRQ_EINT(start); irq <= IRQ_EINT(end); irq++) {
379*4882a593Smuzhiyun if (status & 1)
380*4882a593Smuzhiyun generic_handle_irq(irq);
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun status >>= 1;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun }
385*4882a593Smuzhiyun
s3c_irq_demux_eint0_3(struct irq_desc * desc)386*4882a593Smuzhiyun static void s3c_irq_demux_eint0_3(struct irq_desc *desc)
387*4882a593Smuzhiyun {
388*4882a593Smuzhiyun s3c_irq_demux_eint(0, 3);
389*4882a593Smuzhiyun }
390*4882a593Smuzhiyun
s3c_irq_demux_eint4_11(struct irq_desc * desc)391*4882a593Smuzhiyun static void s3c_irq_demux_eint4_11(struct irq_desc *desc)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun s3c_irq_demux_eint(4, 11);
394*4882a593Smuzhiyun }
395*4882a593Smuzhiyun
s3c_irq_demux_eint12_19(struct irq_desc * desc)396*4882a593Smuzhiyun static void s3c_irq_demux_eint12_19(struct irq_desc *desc)
397*4882a593Smuzhiyun {
398*4882a593Smuzhiyun s3c_irq_demux_eint(12, 19);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
s3c_irq_demux_eint20_27(struct irq_desc * desc)401*4882a593Smuzhiyun static void s3c_irq_demux_eint20_27(struct irq_desc *desc)
402*4882a593Smuzhiyun {
403*4882a593Smuzhiyun s3c_irq_demux_eint(20, 27);
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun
s3c64xx_init_irq_eint(void)406*4882a593Smuzhiyun static int __init s3c64xx_init_irq_eint(void)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun int irq;
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* On DT-enabled systems EINTs are handled by pinctrl-s3c64xx driver. */
411*4882a593Smuzhiyun if (of_have_populated_dt() || !soc_is_s3c64xx())
412*4882a593Smuzhiyun return -ENODEV;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun for (irq = IRQ_EINT(0); irq <= IRQ_EINT(27); irq++) {
415*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &s3c_irq_eint, handle_level_irq);
416*4882a593Smuzhiyun irq_set_chip_data(irq, (void *)eint_irq_to_bit(irq));
417*4882a593Smuzhiyun irq_clear_status_flags(irq, IRQ_NOREQUEST);
418*4882a593Smuzhiyun }
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun irq_set_chained_handler(IRQ_EINT0_3, s3c_irq_demux_eint0_3);
421*4882a593Smuzhiyun irq_set_chained_handler(IRQ_EINT4_11, s3c_irq_demux_eint4_11);
422*4882a593Smuzhiyun irq_set_chained_handler(IRQ_EINT12_19, s3c_irq_demux_eint12_19);
423*4882a593Smuzhiyun irq_set_chained_handler(IRQ_EINT20_27, s3c_irq_demux_eint20_27);
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun return 0;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun arch_initcall(s3c64xx_init_irq_eint);
428