xref: /OK3568_Linux_fs/kernel/arch/arm/mach-s3c/regs-s3c2443-clock.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Copyright (c) 2007 Simtec Electronics
4*4882a593Smuzhiyun  *	Ben Dooks <ben@simtec.co.uk>
5*4882a593Smuzhiyun  *	http://armlinux.simtec.co.uk/
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * S3C2443 clock register definitions
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #ifndef __ASM_ARM_REGS_S3C2443_CLOCK
11*4882a593Smuzhiyun #define __ASM_ARM_REGS_S3C2443_CLOCK
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <linux/delay.h>
14*4882a593Smuzhiyun #include "map-s3c.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define S3C2443_CLKREG(x)		((x) + S3C24XX_VA_CLKPWR)
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define S3C2443_PLLCON_MDIVSHIFT	16
19*4882a593Smuzhiyun #define S3C2443_PLLCON_PDIVSHIFT	8
20*4882a593Smuzhiyun #define S3C2443_PLLCON_SDIVSHIFT	0
21*4882a593Smuzhiyun #define S3C2443_PLLCON_MDIVMASK		((1<<(1+(23-16)))-1)
22*4882a593Smuzhiyun #define S3C2443_PLLCON_PDIVMASK		((1<<(1+(9-8)))-1)
23*4882a593Smuzhiyun #define S3C2443_PLLCON_SDIVMASK		(3)
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define S3C2443_MPLLCON			S3C2443_CLKREG(0x10)
26*4882a593Smuzhiyun #define S3C2443_EPLLCON			S3C2443_CLKREG(0x18)
27*4882a593Smuzhiyun #define S3C2443_CLKSRC			S3C2443_CLKREG(0x20)
28*4882a593Smuzhiyun #define S3C2443_CLKDIV0			S3C2443_CLKREG(0x24)
29*4882a593Smuzhiyun #define S3C2443_CLKDIV1			S3C2443_CLKREG(0x28)
30*4882a593Smuzhiyun #define S3C2443_HCLKCON			S3C2443_CLKREG(0x30)
31*4882a593Smuzhiyun #define S3C2443_PCLKCON			S3C2443_CLKREG(0x34)
32*4882a593Smuzhiyun #define S3C2443_SCLKCON			S3C2443_CLKREG(0x38)
33*4882a593Smuzhiyun #define S3C2443_PWRMODE			S3C2443_CLKREG(0x40)
34*4882a593Smuzhiyun #define S3C2443_SWRST			S3C2443_CLKREG(0x44)
35*4882a593Smuzhiyun #define S3C2443_BUSPRI0			S3C2443_CLKREG(0x50)
36*4882a593Smuzhiyun #define S3C2443_SYSID			S3C2443_CLKREG(0x5C)
37*4882a593Smuzhiyun #define S3C2443_PWRCFG			S3C2443_CLKREG(0x60)
38*4882a593Smuzhiyun #define S3C2443_RSTCON			S3C2443_CLKREG(0x64)
39*4882a593Smuzhiyun #define S3C2443_PHYCTRL			S3C2443_CLKREG(0x80)
40*4882a593Smuzhiyun #define S3C2443_PHYPWR			S3C2443_CLKREG(0x84)
41*4882a593Smuzhiyun #define S3C2443_URSTCON			S3C2443_CLKREG(0x88)
42*4882a593Smuzhiyun #define S3C2443_UCLKCON			S3C2443_CLKREG(0x8C)
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define S3C2443_PLLCON_OFF		(1<<24)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define S3C2443_CLKSRC_EPLLREF_XTAL	(2<<7)
47*4882a593Smuzhiyun #define S3C2443_CLKSRC_EPLLREF_EXTCLK	(3<<7)
48*4882a593Smuzhiyun #define S3C2443_CLKSRC_EPLLREF_MPLLREF	(0<<7)
49*4882a593Smuzhiyun #define S3C2443_CLKSRC_EPLLREF_MPLLREF2	(1<<7)
50*4882a593Smuzhiyun #define S3C2443_CLKSRC_EPLLREF_MASK	(3<<7)
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define S3C2443_CLKSRC_EXTCLK_DIV	(1<<3)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define S3C2443_CLKDIV0_HALF_HCLK	(1<<3)
55*4882a593Smuzhiyun #define S3C2443_CLKDIV0_HALF_PCLK	(1<<2)
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun #define S3C2443_CLKDIV0_HCLKDIV_MASK	(3<<0)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun #define S3C2443_CLKDIV0_EXTDIV_MASK	(3<<6)
60*4882a593Smuzhiyun #define S3C2443_CLKDIV0_EXTDIV_SHIFT	(6)
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun #define S3C2443_CLKDIV0_PREDIV_MASK	(3<<4)
63*4882a593Smuzhiyun #define S3C2443_CLKDIV0_PREDIV_SHIFT	(4)
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun #define S3C2416_CLKDIV0_ARMDIV_MASK	(7 << 9)
66*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_MASK	(15<<9)
67*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_SHIFT	(9)
68*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_1	(0<<9)
69*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_2	(8<<9)
70*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_3	(2<<9)
71*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_4	(9<<9)
72*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_6	(10<<9)
73*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_8	(11<<9)
74*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_12	(13<<9)
75*4882a593Smuzhiyun #define S3C2443_CLKDIV0_ARMDIV_16	(15<<9)
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* S3C2443_CLKDIV1 removed, only used in clock.c code */
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define S3C2443_CLKCON_NAND
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun #define S3C2443_HCLKCON_DMA0		(1<<0)
82*4882a593Smuzhiyun #define S3C2443_HCLKCON_DMA1		(1<<1)
83*4882a593Smuzhiyun #define S3C2443_HCLKCON_DMA2		(1<<2)
84*4882a593Smuzhiyun #define S3C2443_HCLKCON_DMA3		(1<<3)
85*4882a593Smuzhiyun #define S3C2443_HCLKCON_DMA4		(1<<4)
86*4882a593Smuzhiyun #define S3C2443_HCLKCON_DMA5		(1<<5)
87*4882a593Smuzhiyun #define S3C2443_HCLKCON_CAMIF		(1<<8)
88*4882a593Smuzhiyun #define S3C2443_HCLKCON_LCDC		(1<<9)
89*4882a593Smuzhiyun #define S3C2443_HCLKCON_USBH		(1<<11)
90*4882a593Smuzhiyun #define S3C2443_HCLKCON_USBD		(1<<12)
91*4882a593Smuzhiyun #define S3C2416_HCLKCON_HSMMC0		(1<<15)
92*4882a593Smuzhiyun #define S3C2443_HCLKCON_HSMMC		(1<<16)
93*4882a593Smuzhiyun #define S3C2443_HCLKCON_CFC		(1<<17)
94*4882a593Smuzhiyun #define S3C2443_HCLKCON_SSMC		(1<<18)
95*4882a593Smuzhiyun #define S3C2443_HCLKCON_DRAMC		(1<<19)
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun #define S3C2443_PCLKCON_UART0		(1<<0)
98*4882a593Smuzhiyun #define S3C2443_PCLKCON_UART1		(1<<1)
99*4882a593Smuzhiyun #define S3C2443_PCLKCON_UART2		(1<<2)
100*4882a593Smuzhiyun #define S3C2443_PCLKCON_UART3		(1<<3)
101*4882a593Smuzhiyun #define S3C2443_PCLKCON_IIC		(1<<4)
102*4882a593Smuzhiyun #define S3C2443_PCLKCON_SDI		(1<<5)
103*4882a593Smuzhiyun #define S3C2443_PCLKCON_HSSPI		(1<<6)
104*4882a593Smuzhiyun #define S3C2443_PCLKCON_ADC		(1<<7)
105*4882a593Smuzhiyun #define S3C2443_PCLKCON_AC97		(1<<8)
106*4882a593Smuzhiyun #define S3C2443_PCLKCON_IIS		(1<<9)
107*4882a593Smuzhiyun #define S3C2443_PCLKCON_PWMT		(1<<10)
108*4882a593Smuzhiyun #define S3C2443_PCLKCON_WDT		(1<<11)
109*4882a593Smuzhiyun #define S3C2443_PCLKCON_RTC		(1<<12)
110*4882a593Smuzhiyun #define S3C2443_PCLKCON_GPIO		(1<<13)
111*4882a593Smuzhiyun #define S3C2443_PCLKCON_SPI0		(1<<14)
112*4882a593Smuzhiyun #define S3C2443_PCLKCON_SPI1		(1<<15)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define S3C2443_SCLKCON_DDRCLK		(1<<16)
115*4882a593Smuzhiyun #define S3C2443_SCLKCON_SSMCCLK		(1<<15)
116*4882a593Smuzhiyun #define S3C2443_SCLKCON_HSSPICLK	(1<<14)
117*4882a593Smuzhiyun #define S3C2443_SCLKCON_HSMMCCLK_EXT	(1<<13)
118*4882a593Smuzhiyun #define S3C2443_SCLKCON_HSMMCCLK_EPLL	(1<<12)
119*4882a593Smuzhiyun #define S3C2443_SCLKCON_CAMCLK		(1<<11)
120*4882a593Smuzhiyun #define S3C2443_SCLKCON_DISPCLK		(1<<10)
121*4882a593Smuzhiyun #define S3C2443_SCLKCON_I2SCLK		(1<<9)
122*4882a593Smuzhiyun #define S3C2443_SCLKCON_UARTCLK		(1<<8)
123*4882a593Smuzhiyun #define S3C2443_SCLKCON_USBHOST		(1<<1)
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #define S3C2443_PWRCFG_SLEEP		(1<<15)
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #define S3C2443_PWRCFG_USBPHY		(1 << 4)
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define S3C2443_URSTCON_FUNCRST		(1 << 2)
130*4882a593Smuzhiyun #define S3C2443_URSTCON_PHYRST		(1 << 0)
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun #define S3C2443_PHYCTRL_CLKSEL		(1 << 3)
133*4882a593Smuzhiyun #define S3C2443_PHYCTRL_EXTCLK		(1 << 2)
134*4882a593Smuzhiyun #define S3C2443_PHYCTRL_PLLSEL		(1 << 1)
135*4882a593Smuzhiyun #define S3C2443_PHYCTRL_DSPORT		(1 << 0)
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define S3C2443_PHYPWR_COMMON_ON	(1 << 31)
138*4882a593Smuzhiyun #define S3C2443_PHYPWR_ANALOG_PD	(1 << 4)
139*4882a593Smuzhiyun #define S3C2443_PHYPWR_PLL_REFCLK	(1 << 3)
140*4882a593Smuzhiyun #define S3C2443_PHYPWR_XO_ON		(1 << 2)
141*4882a593Smuzhiyun #define S3C2443_PHYPWR_PLL_PWRDN	(1 << 1)
142*4882a593Smuzhiyun #define S3C2443_PHYPWR_FSUSPEND		(1 << 0)
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun #define S3C2443_UCLKCON_DETECT_VBUS	(1 << 31)
145*4882a593Smuzhiyun #define S3C2443_UCLKCON_FUNC_CLKEN	(1 << 2)
146*4882a593Smuzhiyun #define S3C2443_UCLKCON_TCLKEN		(1 << 0)
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun #include <asm/div64.h>
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun static inline unsigned int
s3c2443_get_mpll(unsigned int pllval,unsigned int baseclk)151*4882a593Smuzhiyun s3c2443_get_mpll(unsigned int pllval, unsigned int baseclk)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	unsigned int mdiv, pdiv, sdiv;
154*4882a593Smuzhiyun 	uint64_t fvco;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	mdiv = pllval >> S3C2443_PLLCON_MDIVSHIFT;
157*4882a593Smuzhiyun 	pdiv = pllval >> S3C2443_PLLCON_PDIVSHIFT;
158*4882a593Smuzhiyun 	sdiv = pllval >> S3C2443_PLLCON_SDIVSHIFT;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	mdiv &= S3C2443_PLLCON_MDIVMASK;
161*4882a593Smuzhiyun 	pdiv &= S3C2443_PLLCON_PDIVMASK;
162*4882a593Smuzhiyun 	sdiv &= S3C2443_PLLCON_SDIVMASK;
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	fvco = (uint64_t)baseclk * (2 * (mdiv + 8));
165*4882a593Smuzhiyun 	do_div(fvco, pdiv << sdiv);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return (unsigned int)fvco;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun static inline unsigned int
s3c2443_get_epll(unsigned int pllval,unsigned int baseclk)171*4882a593Smuzhiyun s3c2443_get_epll(unsigned int pllval, unsigned int baseclk)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	unsigned int mdiv, pdiv, sdiv;
174*4882a593Smuzhiyun 	uint64_t fvco;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	mdiv = pllval >> S3C2443_PLLCON_MDIVSHIFT;
177*4882a593Smuzhiyun 	pdiv = pllval >> S3C2443_PLLCON_PDIVSHIFT;
178*4882a593Smuzhiyun 	sdiv = pllval >> S3C2443_PLLCON_SDIVSHIFT;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	mdiv &= S3C2443_PLLCON_MDIVMASK;
181*4882a593Smuzhiyun 	pdiv &= S3C2443_PLLCON_PDIVMASK;
182*4882a593Smuzhiyun 	sdiv &= S3C2443_PLLCON_SDIVMASK;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	fvco = (uint64_t)baseclk * (mdiv + 8);
185*4882a593Smuzhiyun 	do_div(fvco, (pdiv + 2) << sdiv);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return (unsigned int)fvco;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
s3c_hsudc_init_phy(void)190*4882a593Smuzhiyun static inline void s3c_hsudc_init_phy(void)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	u32 cfg;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	cfg = readl(S3C2443_PWRCFG) | S3C2443_PWRCFG_USBPHY;
195*4882a593Smuzhiyun 	writel(cfg, S3C2443_PWRCFG);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	cfg = readl(S3C2443_URSTCON);
198*4882a593Smuzhiyun 	cfg |= (S3C2443_URSTCON_FUNCRST | S3C2443_URSTCON_PHYRST);
199*4882a593Smuzhiyun 	writel(cfg, S3C2443_URSTCON);
200*4882a593Smuzhiyun 	mdelay(1);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	cfg = readl(S3C2443_URSTCON);
203*4882a593Smuzhiyun 	cfg &= ~(S3C2443_URSTCON_FUNCRST | S3C2443_URSTCON_PHYRST);
204*4882a593Smuzhiyun 	writel(cfg, S3C2443_URSTCON);
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	cfg = readl(S3C2443_PHYCTRL);
207*4882a593Smuzhiyun 	cfg &= ~(S3C2443_PHYCTRL_CLKSEL | S3C2443_PHYCTRL_DSPORT);
208*4882a593Smuzhiyun 	cfg |= (S3C2443_PHYCTRL_EXTCLK | S3C2443_PHYCTRL_PLLSEL);
209*4882a593Smuzhiyun 	writel(cfg, S3C2443_PHYCTRL);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	cfg = readl(S3C2443_PHYPWR);
212*4882a593Smuzhiyun 	cfg &= ~(S3C2443_PHYPWR_FSUSPEND | S3C2443_PHYPWR_PLL_PWRDN |
213*4882a593Smuzhiyun 		S3C2443_PHYPWR_XO_ON | S3C2443_PHYPWR_PLL_REFCLK |
214*4882a593Smuzhiyun 		S3C2443_PHYPWR_ANALOG_PD);
215*4882a593Smuzhiyun 	cfg |= S3C2443_PHYPWR_COMMON_ON;
216*4882a593Smuzhiyun 	writel(cfg, S3C2443_PHYPWR);
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	cfg = readl(S3C2443_UCLKCON);
219*4882a593Smuzhiyun 	cfg |= (S3C2443_UCLKCON_DETECT_VBUS | S3C2443_UCLKCON_FUNC_CLKEN |
220*4882a593Smuzhiyun 		S3C2443_UCLKCON_TCLKEN);
221*4882a593Smuzhiyun 	writel(cfg, S3C2443_UCLKCON);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun 
s3c_hsudc_uninit_phy(void)224*4882a593Smuzhiyun static inline void s3c_hsudc_uninit_phy(void)
225*4882a593Smuzhiyun {
226*4882a593Smuzhiyun 	u32 cfg;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	cfg = readl(S3C2443_PWRCFG) & ~S3C2443_PWRCFG_USBPHY;
229*4882a593Smuzhiyun 	writel(cfg, S3C2443_PWRCFG);
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 	writel(S3C2443_PHYPWR_FSUSPEND, S3C2443_PHYPWR);
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun 	cfg = readl(S3C2443_UCLKCON) & ~S3C2443_UCLKCON_FUNC_CLKEN;
234*4882a593Smuzhiyun 	writel(cfg, S3C2443_UCLKCON);
235*4882a593Smuzhiyun }
236*4882a593Smuzhiyun 
237*4882a593Smuzhiyun #endif /*  __ASM_ARM_REGS_S3C2443_CLOCK */
238*4882a593Smuzhiyun 
239