1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * Copyright (c) 2003-2004 Simtec Electronics <linux@simtec.co.uk> 4*4882a593Smuzhiyun * http://www.simtec.co.uk/products/SWLINUX/ 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * S3C2410 GPIO register definitions 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __ASM_ARCH_REGS_GPIO_H 11*4882a593Smuzhiyun #define __ASM_ARCH_REGS_GPIO_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include "map-s3c.h" 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #define S3C24XX_MISCCR S3C24XX_GPIOREG2(0x80) 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /* general configuration options */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #define S3C2410_GPIO_LEAVE (0xFFFFFFFF) 20*4882a593Smuzhiyun #define S3C2410_GPIO_INPUT (0xFFFFFFF0) /* not available on A */ 21*4882a593Smuzhiyun #define S3C2410_GPIO_OUTPUT (0xFFFFFFF1) 22*4882a593Smuzhiyun #define S3C2410_GPIO_IRQ (0xFFFFFFF2) /* not available for all */ 23*4882a593Smuzhiyun #define S3C2410_GPIO_SFN2 (0xFFFFFFF2) /* bank A => addr/cs/nand */ 24*4882a593Smuzhiyun #define S3C2410_GPIO_SFN3 (0xFFFFFFF3) /* not available on A */ 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun /* register address for the GPIO registers. 27*4882a593Smuzhiyun * S3C24XX_GPIOREG2 is for the second set of registers in the 28*4882a593Smuzhiyun * GPIO which move between s3c2410 and s3c2412 type systems */ 29*4882a593Smuzhiyun 30*4882a593Smuzhiyun #define S3C2410_GPIOREG(x) ((x) + S3C24XX_VA_GPIO) 31*4882a593Smuzhiyun #define S3C24XX_GPIOREG2(x) ((x) + S3C24XX_VA_GPIO2) 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun 34*4882a593Smuzhiyun /* configure GPIO ports A..G */ 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* port A - S3C2410: 22bits, zero in bit X makes pin X output 37*4882a593Smuzhiyun * 1 makes port special function, this is default 38*4882a593Smuzhiyun */ 39*4882a593Smuzhiyun #define S3C2410_GPACON S3C2410_GPIOREG(0x00) 40*4882a593Smuzhiyun #define S3C2410_GPADAT S3C2410_GPIOREG(0x04) 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun #define S3C2410_GPA0_ADDR0 (1<<0) 43*4882a593Smuzhiyun #define S3C2410_GPA1_ADDR16 (1<<1) 44*4882a593Smuzhiyun #define S3C2410_GPA2_ADDR17 (1<<2) 45*4882a593Smuzhiyun #define S3C2410_GPA3_ADDR18 (1<<3) 46*4882a593Smuzhiyun #define S3C2410_GPA4_ADDR19 (1<<4) 47*4882a593Smuzhiyun #define S3C2410_GPA5_ADDR20 (1<<5) 48*4882a593Smuzhiyun #define S3C2410_GPA6_ADDR21 (1<<6) 49*4882a593Smuzhiyun #define S3C2410_GPA7_ADDR22 (1<<7) 50*4882a593Smuzhiyun #define S3C2410_GPA8_ADDR23 (1<<8) 51*4882a593Smuzhiyun #define S3C2410_GPA9_ADDR24 (1<<9) 52*4882a593Smuzhiyun #define S3C2410_GPA10_ADDR25 (1<<10) 53*4882a593Smuzhiyun #define S3C2410_GPA11_ADDR26 (1<<11) 54*4882a593Smuzhiyun #define S3C2410_GPA12_nGCS1 (1<<12) 55*4882a593Smuzhiyun #define S3C2410_GPA13_nGCS2 (1<<13) 56*4882a593Smuzhiyun #define S3C2410_GPA14_nGCS3 (1<<14) 57*4882a593Smuzhiyun #define S3C2410_GPA15_nGCS4 (1<<15) 58*4882a593Smuzhiyun #define S3C2410_GPA16_nGCS5 (1<<16) 59*4882a593Smuzhiyun #define S3C2410_GPA17_CLE (1<<17) 60*4882a593Smuzhiyun #define S3C2410_GPA18_ALE (1<<18) 61*4882a593Smuzhiyun #define S3C2410_GPA19_nFWE (1<<19) 62*4882a593Smuzhiyun #define S3C2410_GPA20_nFRE (1<<20) 63*4882a593Smuzhiyun #define S3C2410_GPA21_nRSTOUT (1<<21) 64*4882a593Smuzhiyun #define S3C2410_GPA22_nFCE (1<<22) 65*4882a593Smuzhiyun 66*4882a593Smuzhiyun /* 0x08 and 0x0c are reserved on S3C2410 */ 67*4882a593Smuzhiyun 68*4882a593Smuzhiyun /* S3C2410: 69*4882a593Smuzhiyun * GPB is 10 IO pins, each configured by 2 bits each in GPBCON. 70*4882a593Smuzhiyun * 00 = input, 01 = output, 10=special function, 11=reserved 71*4882a593Smuzhiyun 72*4882a593Smuzhiyun * bit 0,1 = pin 0, 2,3= pin 1... 73*4882a593Smuzhiyun * 74*4882a593Smuzhiyun * CPBUP = pull up resistor control, 1=disabled, 0=enabled 75*4882a593Smuzhiyun */ 76*4882a593Smuzhiyun 77*4882a593Smuzhiyun #define S3C2410_GPBCON S3C2410_GPIOREG(0x10) 78*4882a593Smuzhiyun #define S3C2410_GPBDAT S3C2410_GPIOREG(0x14) 79*4882a593Smuzhiyun #define S3C2410_GPBUP S3C2410_GPIOREG(0x18) 80*4882a593Smuzhiyun 81*4882a593Smuzhiyun /* no i/o pin in port b can have value 3 (unless it is a s3c2443) ! */ 82*4882a593Smuzhiyun 83*4882a593Smuzhiyun #define S3C2410_GPB0_TOUT0 (0x02 << 0) 84*4882a593Smuzhiyun 85*4882a593Smuzhiyun #define S3C2410_GPB1_TOUT1 (0x02 << 2) 86*4882a593Smuzhiyun 87*4882a593Smuzhiyun #define S3C2410_GPB2_TOUT2 (0x02 << 4) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define S3C2410_GPB3_TOUT3 (0x02 << 6) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define S3C2410_GPB4_TCLK0 (0x02 << 8) 92*4882a593Smuzhiyun #define S3C2410_GPB4_MASK (0x03 << 8) 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define S3C2410_GPB5_nXBACK (0x02 << 10) 95*4882a593Smuzhiyun #define S3C2443_GPB5_XBACK (0x03 << 10) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define S3C2410_GPB6_nXBREQ (0x02 << 12) 98*4882a593Smuzhiyun #define S3C2443_GPB6_XBREQ (0x03 << 12) 99*4882a593Smuzhiyun 100*4882a593Smuzhiyun #define S3C2410_GPB7_nXDACK1 (0x02 << 14) 101*4882a593Smuzhiyun #define S3C2443_GPB7_XDACK1 (0x03 << 14) 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define S3C2410_GPB8_nXDREQ1 (0x02 << 16) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define S3C2410_GPB9_nXDACK0 (0x02 << 18) 106*4882a593Smuzhiyun #define S3C2443_GPB9_XDACK0 (0x03 << 18) 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define S3C2410_GPB10_nXDRE0 (0x02 << 20) 109*4882a593Smuzhiyun #define S3C2443_GPB10_XDREQ0 (0x03 << 20) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun #define S3C2410_GPB_PUPDIS(x) (1<<(x)) 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun /* Port C consits of 16 GPIO/Special function 114*4882a593Smuzhiyun * 115*4882a593Smuzhiyun * almost identical setup to port b, but the special functions are mostly 116*4882a593Smuzhiyun * to do with the video system's sync/etc. 117*4882a593Smuzhiyun */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define S3C2410_GPCCON S3C2410_GPIOREG(0x20) 120*4882a593Smuzhiyun #define S3C2410_GPCDAT S3C2410_GPIOREG(0x24) 121*4882a593Smuzhiyun #define S3C2410_GPCUP S3C2410_GPIOREG(0x28) 122*4882a593Smuzhiyun #define S3C2410_GPC0_LEND (0x02 << 0) 123*4882a593Smuzhiyun #define S3C2410_GPC1_VCLK (0x02 << 2) 124*4882a593Smuzhiyun #define S3C2410_GPC2_VLINE (0x02 << 4) 125*4882a593Smuzhiyun #define S3C2410_GPC3_VFRAME (0x02 << 6) 126*4882a593Smuzhiyun #define S3C2410_GPC4_VM (0x02 << 8) 127*4882a593Smuzhiyun #define S3C2410_GPC5_LCDVF0 (0x02 << 10) 128*4882a593Smuzhiyun #define S3C2410_GPC6_LCDVF1 (0x02 << 12) 129*4882a593Smuzhiyun #define S3C2410_GPC7_LCDVF2 (0x02 << 14) 130*4882a593Smuzhiyun #define S3C2410_GPC8_VD0 (0x02 << 16) 131*4882a593Smuzhiyun #define S3C2410_GPC9_VD1 (0x02 << 18) 132*4882a593Smuzhiyun #define S3C2410_GPC10_VD2 (0x02 << 20) 133*4882a593Smuzhiyun #define S3C2410_GPC11_VD3 (0x02 << 22) 134*4882a593Smuzhiyun #define S3C2410_GPC12_VD4 (0x02 << 24) 135*4882a593Smuzhiyun #define S3C2410_GPC13_VD5 (0x02 << 26) 136*4882a593Smuzhiyun #define S3C2410_GPC14_VD6 (0x02 << 28) 137*4882a593Smuzhiyun #define S3C2410_GPC15_VD7 (0x02 << 30) 138*4882a593Smuzhiyun #define S3C2410_GPC_PUPDIS(x) (1<<(x)) 139*4882a593Smuzhiyun 140*4882a593Smuzhiyun /* 141*4882a593Smuzhiyun * S3C2410: Port D consists of 16 GPIO/Special function 142*4882a593Smuzhiyun * 143*4882a593Smuzhiyun * almost identical setup to port b, but the special functions are mostly 144*4882a593Smuzhiyun * to do with the video system's data. 145*4882a593Smuzhiyun * 146*4882a593Smuzhiyun * almost identical setup to port c 147*4882a593Smuzhiyun */ 148*4882a593Smuzhiyun 149*4882a593Smuzhiyun #define S3C2410_GPDCON S3C2410_GPIOREG(0x30) 150*4882a593Smuzhiyun #define S3C2410_GPDDAT S3C2410_GPIOREG(0x34) 151*4882a593Smuzhiyun #define S3C2410_GPDUP S3C2410_GPIOREG(0x38) 152*4882a593Smuzhiyun 153*4882a593Smuzhiyun #define S3C2410_GPD0_VD8 (0x02 << 0) 154*4882a593Smuzhiyun #define S3C2442_GPD0_nSPICS1 (0x03 << 0) 155*4882a593Smuzhiyun 156*4882a593Smuzhiyun #define S3C2410_GPD1_VD9 (0x02 << 2) 157*4882a593Smuzhiyun #define S3C2442_GPD1_SPICLK1 (0x03 << 2) 158*4882a593Smuzhiyun 159*4882a593Smuzhiyun #define S3C2410_GPD2_VD10 (0x02 << 4) 160*4882a593Smuzhiyun 161*4882a593Smuzhiyun #define S3C2410_GPD3_VD11 (0x02 << 6) 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun #define S3C2410_GPD4_VD12 (0x02 << 8) 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun #define S3C2410_GPD5_VD13 (0x02 << 10) 166*4882a593Smuzhiyun 167*4882a593Smuzhiyun #define S3C2410_GPD6_VD14 (0x02 << 12) 168*4882a593Smuzhiyun 169*4882a593Smuzhiyun #define S3C2410_GPD7_VD15 (0x02 << 14) 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #define S3C2410_GPD8_VD16 (0x02 << 16) 172*4882a593Smuzhiyun #define S3C2440_GPD8_SPIMISO1 (0x03 << 16) 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #define S3C2410_GPD9_VD17 (0x02 << 18) 175*4882a593Smuzhiyun #define S3C2440_GPD9_SPIMOSI1 (0x03 << 18) 176*4882a593Smuzhiyun 177*4882a593Smuzhiyun #define S3C2410_GPD10_VD18 (0x02 << 20) 178*4882a593Smuzhiyun #define S3C2440_GPD10_SPICLK1 (0x03 << 20) 179*4882a593Smuzhiyun 180*4882a593Smuzhiyun #define S3C2410_GPD11_VD19 (0x02 << 22) 181*4882a593Smuzhiyun 182*4882a593Smuzhiyun #define S3C2410_GPD12_VD20 (0x02 << 24) 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #define S3C2410_GPD13_VD21 (0x02 << 26) 185*4882a593Smuzhiyun 186*4882a593Smuzhiyun #define S3C2410_GPD14_VD22 (0x02 << 28) 187*4882a593Smuzhiyun #define S3C2410_GPD14_nSS1 (0x03 << 28) 188*4882a593Smuzhiyun 189*4882a593Smuzhiyun #define S3C2410_GPD15_VD23 (0x02 << 30) 190*4882a593Smuzhiyun #define S3C2410_GPD15_nSS0 (0x03 << 30) 191*4882a593Smuzhiyun 192*4882a593Smuzhiyun #define S3C2410_GPD_PUPDIS(x) (1<<(x)) 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* S3C2410: 195*4882a593Smuzhiyun * Port E consists of 16 GPIO/Special function 196*4882a593Smuzhiyun * 197*4882a593Smuzhiyun * again, the same as port B, but dealing with I2S, SDI, and 198*4882a593Smuzhiyun * more miscellaneous functions 199*4882a593Smuzhiyun * 200*4882a593Smuzhiyun * GPIO / interrupt inputs 201*4882a593Smuzhiyun */ 202*4882a593Smuzhiyun 203*4882a593Smuzhiyun #define S3C2410_GPECON S3C2410_GPIOREG(0x40) 204*4882a593Smuzhiyun #define S3C2410_GPEDAT S3C2410_GPIOREG(0x44) 205*4882a593Smuzhiyun #define S3C2410_GPEUP S3C2410_GPIOREG(0x48) 206*4882a593Smuzhiyun 207*4882a593Smuzhiyun #define S3C2410_GPE0_I2SLRCK (0x02 << 0) 208*4882a593Smuzhiyun #define S3C2443_GPE0_AC_nRESET (0x03 << 0) 209*4882a593Smuzhiyun #define S3C2410_GPE0_MASK (0x03 << 0) 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun #define S3C2410_GPE1_I2SSCLK (0x02 << 2) 212*4882a593Smuzhiyun #define S3C2443_GPE1_AC_SYNC (0x03 << 2) 213*4882a593Smuzhiyun #define S3C2410_GPE1_MASK (0x03 << 2) 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun #define S3C2410_GPE2_CDCLK (0x02 << 4) 216*4882a593Smuzhiyun #define S3C2443_GPE2_AC_BITCLK (0x03 << 4) 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun #define S3C2410_GPE3_I2SSDI (0x02 << 6) 219*4882a593Smuzhiyun #define S3C2443_GPE3_AC_SDI (0x03 << 6) 220*4882a593Smuzhiyun #define S3C2410_GPE3_nSS0 (0x03 << 6) 221*4882a593Smuzhiyun #define S3C2410_GPE3_MASK (0x03 << 6) 222*4882a593Smuzhiyun 223*4882a593Smuzhiyun #define S3C2410_GPE4_I2SSDO (0x02 << 8) 224*4882a593Smuzhiyun #define S3C2443_GPE4_AC_SDO (0x03 << 8) 225*4882a593Smuzhiyun #define S3C2410_GPE4_I2SSDI (0x03 << 8) 226*4882a593Smuzhiyun #define S3C2410_GPE4_MASK (0x03 << 8) 227*4882a593Smuzhiyun 228*4882a593Smuzhiyun #define S3C2410_GPE5_SDCLK (0x02 << 10) 229*4882a593Smuzhiyun #define S3C2443_GPE5_SD1_CLK (0x02 << 10) 230*4882a593Smuzhiyun #define S3C2443_GPE5_AC_BITCLK (0x03 << 10) 231*4882a593Smuzhiyun 232*4882a593Smuzhiyun #define S3C2410_GPE6_SDCMD (0x02 << 12) 233*4882a593Smuzhiyun #define S3C2443_GPE6_SD1_CMD (0x02 << 12) 234*4882a593Smuzhiyun #define S3C2443_GPE6_AC_SDI (0x03 << 12) 235*4882a593Smuzhiyun 236*4882a593Smuzhiyun #define S3C2410_GPE7_SDDAT0 (0x02 << 14) 237*4882a593Smuzhiyun #define S3C2443_GPE5_SD1_DAT0 (0x02 << 14) 238*4882a593Smuzhiyun #define S3C2443_GPE7_AC_SDO (0x03 << 14) 239*4882a593Smuzhiyun 240*4882a593Smuzhiyun #define S3C2410_GPE8_SDDAT1 (0x02 << 16) 241*4882a593Smuzhiyun #define S3C2443_GPE8_SD1_DAT1 (0x02 << 16) 242*4882a593Smuzhiyun #define S3C2443_GPE8_AC_SYNC (0x03 << 16) 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun #define S3C2410_GPE9_SDDAT2 (0x02 << 18) 245*4882a593Smuzhiyun #define S3C2443_GPE9_SD1_DAT2 (0x02 << 18) 246*4882a593Smuzhiyun #define S3C2443_GPE9_AC_nRESET (0x03 << 18) 247*4882a593Smuzhiyun 248*4882a593Smuzhiyun #define S3C2410_GPE10_SDDAT3 (0x02 << 20) 249*4882a593Smuzhiyun #define S3C2443_GPE10_SD1_DAT3 (0x02 << 20) 250*4882a593Smuzhiyun 251*4882a593Smuzhiyun #define S3C2410_GPE11_SPIMISO0 (0x02 << 22) 252*4882a593Smuzhiyun 253*4882a593Smuzhiyun #define S3C2410_GPE12_SPIMOSI0 (0x02 << 24) 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun #define S3C2410_GPE13_SPICLK0 (0x02 << 26) 256*4882a593Smuzhiyun 257*4882a593Smuzhiyun #define S3C2410_GPE14_IICSCL (0x02 << 28) 258*4882a593Smuzhiyun #define S3C2410_GPE14_MASK (0x03 << 28) 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #define S3C2410_GPE15_IICSDA (0x02 << 30) 261*4882a593Smuzhiyun #define S3C2410_GPE15_MASK (0x03 << 30) 262*4882a593Smuzhiyun 263*4882a593Smuzhiyun #define S3C2440_GPE0_ACSYNC (0x03 << 0) 264*4882a593Smuzhiyun #define S3C2440_GPE1_ACBITCLK (0x03 << 2) 265*4882a593Smuzhiyun #define S3C2440_GPE2_ACRESET (0x03 << 4) 266*4882a593Smuzhiyun #define S3C2440_GPE3_ACIN (0x03 << 6) 267*4882a593Smuzhiyun #define S3C2440_GPE4_ACOUT (0x03 << 8) 268*4882a593Smuzhiyun 269*4882a593Smuzhiyun #define S3C2410_GPE_PUPDIS(x) (1<<(x)) 270*4882a593Smuzhiyun 271*4882a593Smuzhiyun /* S3C2410: 272*4882a593Smuzhiyun * Port F consists of 8 GPIO/Special function 273*4882a593Smuzhiyun * 274*4882a593Smuzhiyun * GPIO / interrupt inputs 275*4882a593Smuzhiyun * 276*4882a593Smuzhiyun * GPFCON has 2 bits for each of the input pins on port F 277*4882a593Smuzhiyun * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 undefined 278*4882a593Smuzhiyun * 279*4882a593Smuzhiyun * pull up works like all other ports. 280*4882a593Smuzhiyun * 281*4882a593Smuzhiyun * GPIO/serial/misc pins 282*4882a593Smuzhiyun */ 283*4882a593Smuzhiyun 284*4882a593Smuzhiyun #define S3C2410_GPFCON S3C2410_GPIOREG(0x50) 285*4882a593Smuzhiyun #define S3C2410_GPFDAT S3C2410_GPIOREG(0x54) 286*4882a593Smuzhiyun #define S3C2410_GPFUP S3C2410_GPIOREG(0x58) 287*4882a593Smuzhiyun 288*4882a593Smuzhiyun #define S3C2410_GPF0_EINT0 (0x02 << 0) 289*4882a593Smuzhiyun #define S3C2410_GPF1_EINT1 (0x02 << 2) 290*4882a593Smuzhiyun #define S3C2410_GPF2_EINT2 (0x02 << 4) 291*4882a593Smuzhiyun #define S3C2410_GPF3_EINT3 (0x02 << 6) 292*4882a593Smuzhiyun #define S3C2410_GPF4_EINT4 (0x02 << 8) 293*4882a593Smuzhiyun #define S3C2410_GPF5_EINT5 (0x02 << 10) 294*4882a593Smuzhiyun #define S3C2410_GPF6_EINT6 (0x02 << 12) 295*4882a593Smuzhiyun #define S3C2410_GPF7_EINT7 (0x02 << 14) 296*4882a593Smuzhiyun #define S3C2410_GPF_PUPDIS(x) (1<<(x)) 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* S3C2410: 299*4882a593Smuzhiyun * Port G consists of 8 GPIO/IRQ/Special function 300*4882a593Smuzhiyun * 301*4882a593Smuzhiyun * GPGCON has 2 bits for each of the input pins on port G 302*4882a593Smuzhiyun * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func 303*4882a593Smuzhiyun * 304*4882a593Smuzhiyun * pull up works like all other ports. 305*4882a593Smuzhiyun */ 306*4882a593Smuzhiyun 307*4882a593Smuzhiyun #define S3C2410_GPGCON S3C2410_GPIOREG(0x60) 308*4882a593Smuzhiyun #define S3C2410_GPGDAT S3C2410_GPIOREG(0x64) 309*4882a593Smuzhiyun #define S3C2410_GPGUP S3C2410_GPIOREG(0x68) 310*4882a593Smuzhiyun 311*4882a593Smuzhiyun #define S3C2410_GPG0_EINT8 (0x02 << 0) 312*4882a593Smuzhiyun 313*4882a593Smuzhiyun #define S3C2410_GPG1_EINT9 (0x02 << 2) 314*4882a593Smuzhiyun 315*4882a593Smuzhiyun #define S3C2410_GPG2_EINT10 (0x02 << 4) 316*4882a593Smuzhiyun #define S3C2410_GPG2_nSS0 (0x03 << 4) 317*4882a593Smuzhiyun 318*4882a593Smuzhiyun #define S3C2410_GPG3_EINT11 (0x02 << 6) 319*4882a593Smuzhiyun #define S3C2410_GPG3_nSS1 (0x03 << 6) 320*4882a593Smuzhiyun 321*4882a593Smuzhiyun #define S3C2410_GPG4_EINT12 (0x02 << 8) 322*4882a593Smuzhiyun #define S3C2410_GPG4_LCDPWREN (0x03 << 8) 323*4882a593Smuzhiyun #define S3C2443_GPG4_LCDPWRDN (0x03 << 8) 324*4882a593Smuzhiyun 325*4882a593Smuzhiyun #define S3C2410_GPG5_EINT13 (0x02 << 10) 326*4882a593Smuzhiyun #define S3C2410_GPG5_SPIMISO1 (0x03 << 10) /* not s3c2443 */ 327*4882a593Smuzhiyun 328*4882a593Smuzhiyun #define S3C2410_GPG6_EINT14 (0x02 << 12) 329*4882a593Smuzhiyun #define S3C2410_GPG6_SPIMOSI1 (0x03 << 12) 330*4882a593Smuzhiyun 331*4882a593Smuzhiyun #define S3C2410_GPG7_EINT15 (0x02 << 14) 332*4882a593Smuzhiyun #define S3C2410_GPG7_SPICLK1 (0x03 << 14) 333*4882a593Smuzhiyun 334*4882a593Smuzhiyun #define S3C2410_GPG8_EINT16 (0x02 << 16) 335*4882a593Smuzhiyun 336*4882a593Smuzhiyun #define S3C2410_GPG9_EINT17 (0x02 << 18) 337*4882a593Smuzhiyun 338*4882a593Smuzhiyun #define S3C2410_GPG10_EINT18 (0x02 << 20) 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun #define S3C2410_GPG11_EINT19 (0x02 << 22) 341*4882a593Smuzhiyun #define S3C2410_GPG11_TCLK1 (0x03 << 22) 342*4882a593Smuzhiyun #define S3C2443_GPG11_CF_nIREQ (0x03 << 22) 343*4882a593Smuzhiyun 344*4882a593Smuzhiyun #define S3C2410_GPG12_EINT20 (0x02 << 24) 345*4882a593Smuzhiyun #define S3C2410_GPG12_XMON (0x03 << 24) 346*4882a593Smuzhiyun #define S3C2442_GPG12_nSPICS0 (0x03 << 24) 347*4882a593Smuzhiyun #define S3C2443_GPG12_nINPACK (0x03 << 24) 348*4882a593Smuzhiyun 349*4882a593Smuzhiyun #define S3C2410_GPG13_EINT21 (0x02 << 26) 350*4882a593Smuzhiyun #define S3C2410_GPG13_nXPON (0x03 << 26) 351*4882a593Smuzhiyun #define S3C2443_GPG13_CF_nREG (0x03 << 26) 352*4882a593Smuzhiyun 353*4882a593Smuzhiyun #define S3C2410_GPG14_EINT22 (0x02 << 28) 354*4882a593Smuzhiyun #define S3C2410_GPG14_YMON (0x03 << 28) 355*4882a593Smuzhiyun #define S3C2443_GPG14_CF_RESET (0x03 << 28) 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun #define S3C2410_GPG15_EINT23 (0x02 << 30) 358*4882a593Smuzhiyun #define S3C2410_GPG15_nYPON (0x03 << 30) 359*4882a593Smuzhiyun #define S3C2443_GPG15_CF_PWR (0x03 << 30) 360*4882a593Smuzhiyun 361*4882a593Smuzhiyun #define S3C2410_GPG_PUPDIS(x) (1<<(x)) 362*4882a593Smuzhiyun 363*4882a593Smuzhiyun /* Port H consists of11 GPIO/serial/Misc pins 364*4882a593Smuzhiyun * 365*4882a593Smuzhiyun * GPHCON has 2 bits for each of the input pins on port H 366*4882a593Smuzhiyun * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func 367*4882a593Smuzhiyun * 368*4882a593Smuzhiyun * pull up works like all other ports. 369*4882a593Smuzhiyun */ 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun #define S3C2410_GPHCON S3C2410_GPIOREG(0x70) 372*4882a593Smuzhiyun #define S3C2410_GPHDAT S3C2410_GPIOREG(0x74) 373*4882a593Smuzhiyun #define S3C2410_GPHUP S3C2410_GPIOREG(0x78) 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun #define S3C2410_GPH0_nCTS0 (0x02 << 0) 376*4882a593Smuzhiyun #define S3C2416_GPH0_TXD0 (0x02 << 0) 377*4882a593Smuzhiyun 378*4882a593Smuzhiyun #define S3C2410_GPH1_nRTS0 (0x02 << 2) 379*4882a593Smuzhiyun #define S3C2416_GPH1_RXD0 (0x02 << 2) 380*4882a593Smuzhiyun 381*4882a593Smuzhiyun #define S3C2410_GPH2_TXD0 (0x02 << 4) 382*4882a593Smuzhiyun #define S3C2416_GPH2_TXD1 (0x02 << 4) 383*4882a593Smuzhiyun 384*4882a593Smuzhiyun #define S3C2410_GPH3_RXD0 (0x02 << 6) 385*4882a593Smuzhiyun #define S3C2416_GPH3_RXD1 (0x02 << 6) 386*4882a593Smuzhiyun 387*4882a593Smuzhiyun #define S3C2410_GPH4_TXD1 (0x02 << 8) 388*4882a593Smuzhiyun #define S3C2416_GPH4_TXD2 (0x02 << 8) 389*4882a593Smuzhiyun 390*4882a593Smuzhiyun #define S3C2410_GPH5_RXD1 (0x02 << 10) 391*4882a593Smuzhiyun #define S3C2416_GPH5_RXD2 (0x02 << 10) 392*4882a593Smuzhiyun 393*4882a593Smuzhiyun #define S3C2410_GPH6_TXD2 (0x02 << 12) 394*4882a593Smuzhiyun #define S3C2416_GPH6_TXD3 (0x02 << 12) 395*4882a593Smuzhiyun #define S3C2410_GPH6_nRTS1 (0x03 << 12) 396*4882a593Smuzhiyun #define S3C2416_GPH6_nRTS2 (0x03 << 12) 397*4882a593Smuzhiyun 398*4882a593Smuzhiyun #define S3C2410_GPH7_RXD2 (0x02 << 14) 399*4882a593Smuzhiyun #define S3C2416_GPH7_RXD3 (0x02 << 14) 400*4882a593Smuzhiyun #define S3C2410_GPH7_nCTS1 (0x03 << 14) 401*4882a593Smuzhiyun #define S3C2416_GPH7_nCTS2 (0x03 << 14) 402*4882a593Smuzhiyun 403*4882a593Smuzhiyun #define S3C2410_GPH8_UCLK (0x02 << 16) 404*4882a593Smuzhiyun #define S3C2416_GPH8_nCTS0 (0x02 << 16) 405*4882a593Smuzhiyun 406*4882a593Smuzhiyun #define S3C2410_GPH9_CLKOUT0 (0x02 << 18) 407*4882a593Smuzhiyun #define S3C2442_GPH9_nSPICS0 (0x03 << 18) 408*4882a593Smuzhiyun #define S3C2416_GPH9_nRTS0 (0x02 << 18) 409*4882a593Smuzhiyun 410*4882a593Smuzhiyun #define S3C2410_GPH10_CLKOUT1 (0x02 << 20) 411*4882a593Smuzhiyun #define S3C2416_GPH10_nCTS1 (0x02 << 20) 412*4882a593Smuzhiyun 413*4882a593Smuzhiyun #define S3C2416_GPH11_nRTS1 (0x02 << 22) 414*4882a593Smuzhiyun 415*4882a593Smuzhiyun #define S3C2416_GPH12_EXTUARTCLK (0x02 << 24) 416*4882a593Smuzhiyun 417*4882a593Smuzhiyun #define S3C2416_GPH13_CLKOUT0 (0x02 << 26) 418*4882a593Smuzhiyun 419*4882a593Smuzhiyun #define S3C2416_GPH14_CLKOUT1 (0x02 << 28) 420*4882a593Smuzhiyun 421*4882a593Smuzhiyun /* The S3C2412 and S3C2413 move the GPJ register set to after 422*4882a593Smuzhiyun * GPH, which means all registers after 0x80 are now offset by 0x10 423*4882a593Smuzhiyun * for the 2412/2413 from the 2410/2440/2442 424*4882a593Smuzhiyun */ 425*4882a593Smuzhiyun 426*4882a593Smuzhiyun /* 427*4882a593Smuzhiyun * Port J consists of 13 GPIO/Camera pins. GPJCON has 2 bits 428*4882a593Smuzhiyun * for each of the pins on port J. 429*4882a593Smuzhiyun * 00 - input, 01 output, 10 - camera 430*4882a593Smuzhiyun * 431*4882a593Smuzhiyun * Pull up works like all other ports. 432*4882a593Smuzhiyun */ 433*4882a593Smuzhiyun 434*4882a593Smuzhiyun #define S3C2413_GPJCON S3C2410_GPIOREG(0x80) 435*4882a593Smuzhiyun #define S3C2413_GPJDAT S3C2410_GPIOREG(0x84) 436*4882a593Smuzhiyun #define S3C2413_GPJUP S3C2410_GPIOREG(0x88) 437*4882a593Smuzhiyun #define S3C2413_GPJSLPCON S3C2410_GPIOREG(0x8C) 438*4882a593Smuzhiyun 439*4882a593Smuzhiyun /* S3C2443 and above */ 440*4882a593Smuzhiyun #define S3C2440_GPJCON S3C2410_GPIOREG(0xD0) 441*4882a593Smuzhiyun #define S3C2440_GPJDAT S3C2410_GPIOREG(0xD4) 442*4882a593Smuzhiyun #define S3C2440_GPJUP S3C2410_GPIOREG(0xD8) 443*4882a593Smuzhiyun 444*4882a593Smuzhiyun #define S3C2443_GPKCON S3C2410_GPIOREG(0xE0) 445*4882a593Smuzhiyun #define S3C2443_GPKDAT S3C2410_GPIOREG(0xE4) 446*4882a593Smuzhiyun #define S3C2443_GPKUP S3C2410_GPIOREG(0xE8) 447*4882a593Smuzhiyun 448*4882a593Smuzhiyun #define S3C2443_GPLCON S3C2410_GPIOREG(0xF0) 449*4882a593Smuzhiyun #define S3C2443_GPLDAT S3C2410_GPIOREG(0xF4) 450*4882a593Smuzhiyun #define S3C2443_GPLUP S3C2410_GPIOREG(0xF8) 451*4882a593Smuzhiyun 452*4882a593Smuzhiyun #define S3C2443_GPMCON S3C2410_GPIOREG(0x100) 453*4882a593Smuzhiyun #define S3C2443_GPMDAT S3C2410_GPIOREG(0x104) 454*4882a593Smuzhiyun #define S3C2443_GPMUP S3C2410_GPIOREG(0x108) 455*4882a593Smuzhiyun 456*4882a593Smuzhiyun /* miscellaneous control */ 457*4882a593Smuzhiyun #define S3C2410_MISCCR S3C2410_GPIOREG(0x80) 458*4882a593Smuzhiyun 459*4882a593Smuzhiyun /* see clock.h for dclk definitions */ 460*4882a593Smuzhiyun 461*4882a593Smuzhiyun /* pullup control on databus */ 462*4882a593Smuzhiyun #define S3C2410_MISCCR_SPUCR_HEN (0<<0) 463*4882a593Smuzhiyun #define S3C2410_MISCCR_SPUCR_HDIS (1<<0) 464*4882a593Smuzhiyun #define S3C2410_MISCCR_SPUCR_LEN (0<<1) 465*4882a593Smuzhiyun #define S3C2410_MISCCR_SPUCR_LDIS (1<<1) 466*4882a593Smuzhiyun 467*4882a593Smuzhiyun #define S3C2410_MISCCR_USBDEV (0<<3) 468*4882a593Smuzhiyun #define S3C2410_MISCCR_USBHOST (1<<3) 469*4882a593Smuzhiyun 470*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK0_MPLL (0<<4) 471*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK0_UPLL (1<<4) 472*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK0_FCLK (2<<4) 473*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK0_HCLK (3<<4) 474*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK0_PCLK (4<<4) 475*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK0_DCLK0 (5<<4) 476*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK0_MASK (7<<4) 477*4882a593Smuzhiyun 478*4882a593Smuzhiyun #define S3C2412_MISCCR_CLK0_RTC (2<<4) 479*4882a593Smuzhiyun 480*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK1_MPLL (0<<8) 481*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK1_UPLL (1<<8) 482*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK1_FCLK (2<<8) 483*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK1_HCLK (3<<8) 484*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK1_PCLK (4<<8) 485*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK1_DCLK1 (5<<8) 486*4882a593Smuzhiyun #define S3C2410_MISCCR_CLK1_MASK (7<<8) 487*4882a593Smuzhiyun 488*4882a593Smuzhiyun #define S3C2412_MISCCR_CLK1_CLKsrc (0<<8) 489*4882a593Smuzhiyun 490*4882a593Smuzhiyun #define S3C2410_MISCCR_USBSUSPND0 (1<<12) 491*4882a593Smuzhiyun #define S3C2416_MISCCR_SEL_SUSPND (1<<12) 492*4882a593Smuzhiyun #define S3C2410_MISCCR_USBSUSPND1 (1<<13) 493*4882a593Smuzhiyun 494*4882a593Smuzhiyun #define S3C2410_MISCCR_nRSTCON (1<<16) 495*4882a593Smuzhiyun 496*4882a593Smuzhiyun #define S3C2410_MISCCR_nEN_SCLK0 (1<<17) 497*4882a593Smuzhiyun #define S3C2410_MISCCR_nEN_SCLK1 (1<<18) 498*4882a593Smuzhiyun #define S3C2410_MISCCR_nEN_SCLKE (1<<19) /* not 2412 */ 499*4882a593Smuzhiyun #define S3C2410_MISCCR_SDSLEEP (7<<17) 500*4882a593Smuzhiyun 501*4882a593Smuzhiyun #define S3C2416_MISCCR_FLT_I2C (1<<24) 502*4882a593Smuzhiyun #define S3C2416_MISCCR_HSSPI_EN2 (1<<31) 503*4882a593Smuzhiyun 504*4882a593Smuzhiyun /* external interrupt control... */ 505*4882a593Smuzhiyun /* S3C2410_EXTINT0 -> irq sense control for EINT0..EINT7 506*4882a593Smuzhiyun * S3C2410_EXTINT1 -> irq sense control for EINT8..EINT15 507*4882a593Smuzhiyun * S3C2410_EXTINT2 -> irq sense control for EINT16..EINT23 508*4882a593Smuzhiyun * 509*4882a593Smuzhiyun * note S3C2410_EXTINT2 has filtering options for EINT16..EINT23 510*4882a593Smuzhiyun * 511*4882a593Smuzhiyun * Samsung datasheet p9-25 512*4882a593Smuzhiyun */ 513*4882a593Smuzhiyun #define S3C2410_EXTINT0 S3C2410_GPIOREG(0x88) 514*4882a593Smuzhiyun #define S3C2410_EXTINT1 S3C2410_GPIOREG(0x8C) 515*4882a593Smuzhiyun #define S3C2410_EXTINT2 S3C2410_GPIOREG(0x90) 516*4882a593Smuzhiyun 517*4882a593Smuzhiyun #define S3C24XX_EXTINT0 S3C24XX_GPIOREG2(0x88) 518*4882a593Smuzhiyun #define S3C24XX_EXTINT1 S3C24XX_GPIOREG2(0x8C) 519*4882a593Smuzhiyun #define S3C24XX_EXTINT2 S3C24XX_GPIOREG2(0x90) 520*4882a593Smuzhiyun 521*4882a593Smuzhiyun /* interrupt filtering control for EINT16..EINT23 */ 522*4882a593Smuzhiyun #define S3C2410_EINFLT0 S3C2410_GPIOREG(0x94) 523*4882a593Smuzhiyun #define S3C2410_EINFLT1 S3C2410_GPIOREG(0x98) 524*4882a593Smuzhiyun #define S3C2410_EINFLT2 S3C2410_GPIOREG(0x9C) 525*4882a593Smuzhiyun #define S3C2410_EINFLT3 S3C2410_GPIOREG(0xA0) 526*4882a593Smuzhiyun 527*4882a593Smuzhiyun #define S3C24XX_EINFLT0 S3C24XX_GPIOREG2(0x94) 528*4882a593Smuzhiyun #define S3C24XX_EINFLT1 S3C24XX_GPIOREG2(0x98) 529*4882a593Smuzhiyun #define S3C24XX_EINFLT2 S3C24XX_GPIOREG2(0x9C) 530*4882a593Smuzhiyun #define S3C24XX_EINFLT3 S3C24XX_GPIOREG2(0xA0) 531*4882a593Smuzhiyun 532*4882a593Smuzhiyun /* values for interrupt filtering */ 533*4882a593Smuzhiyun #define S3C2410_EINTFLT_PCLK (0x00) 534*4882a593Smuzhiyun #define S3C2410_EINTFLT_EXTCLK (1<<7) 535*4882a593Smuzhiyun #define S3C2410_EINTFLT_WIDTHMSK(x) ((x) & 0x3f) 536*4882a593Smuzhiyun 537*4882a593Smuzhiyun /* removed EINTxxxx defs from here, not meant for this */ 538*4882a593Smuzhiyun 539*4882a593Smuzhiyun /* GSTATUS have miscellaneous information in them 540*4882a593Smuzhiyun * 541*4882a593Smuzhiyun * These move between s3c2410 and s3c2412 style systems. 542*4882a593Smuzhiyun */ 543*4882a593Smuzhiyun 544*4882a593Smuzhiyun #define S3C2410_GSTATUS0 S3C2410_GPIOREG(0x0AC) 545*4882a593Smuzhiyun #define S3C2410_GSTATUS1 S3C2410_GPIOREG(0x0B0) 546*4882a593Smuzhiyun #define S3C2410_GSTATUS2 S3C2410_GPIOREG(0x0B4) 547*4882a593Smuzhiyun #define S3C2410_GSTATUS3 S3C2410_GPIOREG(0x0B8) 548*4882a593Smuzhiyun #define S3C2410_GSTATUS4 S3C2410_GPIOREG(0x0BC) 549*4882a593Smuzhiyun 550*4882a593Smuzhiyun #define S3C2412_GSTATUS0 S3C2410_GPIOREG(0x0BC) 551*4882a593Smuzhiyun #define S3C2412_GSTATUS1 S3C2410_GPIOREG(0x0C0) 552*4882a593Smuzhiyun #define S3C2412_GSTATUS2 S3C2410_GPIOREG(0x0C4) 553*4882a593Smuzhiyun #define S3C2412_GSTATUS3 S3C2410_GPIOREG(0x0C8) 554*4882a593Smuzhiyun #define S3C2412_GSTATUS4 S3C2410_GPIOREG(0x0CC) 555*4882a593Smuzhiyun 556*4882a593Smuzhiyun #define S3C24XX_GSTATUS0 S3C24XX_GPIOREG2(0x0AC) 557*4882a593Smuzhiyun #define S3C24XX_GSTATUS1 S3C24XX_GPIOREG2(0x0B0) 558*4882a593Smuzhiyun #define S3C24XX_GSTATUS2 S3C24XX_GPIOREG2(0x0B4) 559*4882a593Smuzhiyun #define S3C24XX_GSTATUS3 S3C24XX_GPIOREG2(0x0B8) 560*4882a593Smuzhiyun #define S3C24XX_GSTATUS4 S3C24XX_GPIOREG2(0x0BC) 561*4882a593Smuzhiyun 562*4882a593Smuzhiyun #define S3C2410_GSTATUS0_nWAIT (1<<3) 563*4882a593Smuzhiyun #define S3C2410_GSTATUS0_NCON (1<<2) 564*4882a593Smuzhiyun #define S3C2410_GSTATUS0_RnB (1<<1) 565*4882a593Smuzhiyun #define S3C2410_GSTATUS0_nBATTFLT (1<<0) 566*4882a593Smuzhiyun 567*4882a593Smuzhiyun #define S3C2410_GSTATUS1_IDMASK (0xffff0000) 568*4882a593Smuzhiyun #define S3C2410_GSTATUS1_2410 (0x32410000) 569*4882a593Smuzhiyun #define S3C2410_GSTATUS1_2412 (0x32412001) 570*4882a593Smuzhiyun #define S3C2410_GSTATUS1_2416 (0x32416003) 571*4882a593Smuzhiyun #define S3C2410_GSTATUS1_2440 (0x32440000) 572*4882a593Smuzhiyun #define S3C2410_GSTATUS1_2442 (0x32440aaa) 573*4882a593Smuzhiyun /* some 2416 CPUs report this value also */ 574*4882a593Smuzhiyun #define S3C2410_GSTATUS1_2450 (0x32450003) 575*4882a593Smuzhiyun 576*4882a593Smuzhiyun #define S3C2410_GSTATUS2_WTRESET (1<<2) 577*4882a593Smuzhiyun #define S3C2410_GSTATUS2_OFFRESET (1<<1) 578*4882a593Smuzhiyun #define S3C2410_GSTATUS2_PONRESET (1<<0) 579*4882a593Smuzhiyun 580*4882a593Smuzhiyun /* 2412/2413 sleep configuration registers */ 581*4882a593Smuzhiyun 582*4882a593Smuzhiyun #define S3C2412_GPBSLPCON S3C2410_GPIOREG(0x1C) 583*4882a593Smuzhiyun #define S3C2412_GPCSLPCON S3C2410_GPIOREG(0x2C) 584*4882a593Smuzhiyun #define S3C2412_GPDSLPCON S3C2410_GPIOREG(0x3C) 585*4882a593Smuzhiyun #define S3C2412_GPFSLPCON S3C2410_GPIOREG(0x5C) 586*4882a593Smuzhiyun #define S3C2412_GPGSLPCON S3C2410_GPIOREG(0x6C) 587*4882a593Smuzhiyun #define S3C2412_GPHSLPCON S3C2410_GPIOREG(0x7C) 588*4882a593Smuzhiyun 589*4882a593Smuzhiyun /* definitions for each pin bit */ 590*4882a593Smuzhiyun #define S3C2412_GPIO_SLPCON_LOW ( 0x00 ) 591*4882a593Smuzhiyun #define S3C2412_GPIO_SLPCON_HIGH ( 0x01 ) 592*4882a593Smuzhiyun #define S3C2412_GPIO_SLPCON_IN ( 0x02 ) 593*4882a593Smuzhiyun #define S3C2412_GPIO_SLPCON_PULL ( 0x03 ) 594*4882a593Smuzhiyun 595*4882a593Smuzhiyun #define S3C2412_SLPCON_LOW(x) ( 0x00 << ((x) * 2)) 596*4882a593Smuzhiyun #define S3C2412_SLPCON_HIGH(x) ( 0x01 << ((x) * 2)) 597*4882a593Smuzhiyun #define S3C2412_SLPCON_IN(x) ( 0x02 << ((x) * 2)) 598*4882a593Smuzhiyun #define S3C2412_SLPCON_PULL(x) ( 0x03 << ((x) * 2)) 599*4882a593Smuzhiyun #define S3C2412_SLPCON_EINT(x) ( 0x02 << ((x) * 2)) /* only IRQ pins */ 600*4882a593Smuzhiyun #define S3C2412_SLPCON_MASK(x) ( 0x03 << ((x) * 2)) 601*4882a593Smuzhiyun 602*4882a593Smuzhiyun #define S3C2412_SLPCON_ALL_LOW (0x0) 603*4882a593Smuzhiyun #define S3C2412_SLPCON_ALL_HIGH (0x11111111 | 0x44444444) 604*4882a593Smuzhiyun #define S3C2412_SLPCON_ALL_IN (0x22222222 | 0x88888888) 605*4882a593Smuzhiyun #define S3C2412_SLPCON_ALL_PULL (0x33333333) 606*4882a593Smuzhiyun 607*4882a593Smuzhiyun #endif /* __ASM_ARCH_REGS_GPIO_H */ 608*4882a593Smuzhiyun 609