xref: /OK3568_Linux_fs/kernel/arch/arm/mach-s3c/pm-s3c64xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2008 Openmoko, Inc.
4*4882a593Smuzhiyun // Copyright 2008 Simtec Electronics
5*4882a593Smuzhiyun //	Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun //	http://armlinux.simtec.co.uk/
7*4882a593Smuzhiyun //
8*4882a593Smuzhiyun // S3C64XX CPU PM support.
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun #include <linux/init.h>
11*4882a593Smuzhiyun #include <linux/suspend.h>
12*4882a593Smuzhiyun #include <linux/serial_core.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/gpio.h>
15*4882a593Smuzhiyun #include <linux/pm_domain.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include "map.h"
18*4882a593Smuzhiyun #include <mach/irqs.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include "cpu.h"
21*4882a593Smuzhiyun #include "devs.h"
22*4882a593Smuzhiyun #include "pm.h"
23*4882a593Smuzhiyun #include "wakeup-mask.h"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #include "regs-gpio.h"
26*4882a593Smuzhiyun #include "regs-clock.h"
27*4882a593Smuzhiyun #include "gpio-samsung.h"
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #include "regs-gpio-memport-s3c64xx.h"
30*4882a593Smuzhiyun #include "regs-modem-s3c64xx.h"
31*4882a593Smuzhiyun #include "regs-sys-s3c64xx.h"
32*4882a593Smuzhiyun #include "regs-syscon-power-s3c64xx.h"
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun struct s3c64xx_pm_domain {
35*4882a593Smuzhiyun 	char *const name;
36*4882a593Smuzhiyun 	u32 ena;
37*4882a593Smuzhiyun 	u32 pwr_stat;
38*4882a593Smuzhiyun 	struct generic_pm_domain pd;
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
s3c64xx_pd_off(struct generic_pm_domain * domain)41*4882a593Smuzhiyun static int s3c64xx_pd_off(struct generic_pm_domain *domain)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct s3c64xx_pm_domain *pd;
44*4882a593Smuzhiyun 	u32 val;
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	pd = container_of(domain, struct s3c64xx_pm_domain, pd);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	val = __raw_readl(S3C64XX_NORMAL_CFG);
49*4882a593Smuzhiyun 	val &= ~(pd->ena);
50*4882a593Smuzhiyun 	__raw_writel(val, S3C64XX_NORMAL_CFG);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
s3c64xx_pd_on(struct generic_pm_domain * domain)55*4882a593Smuzhiyun static int s3c64xx_pd_on(struct generic_pm_domain *domain)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	struct s3c64xx_pm_domain *pd;
58*4882a593Smuzhiyun 	u32 val;
59*4882a593Smuzhiyun 	long retry = 1000000L;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	pd = container_of(domain, struct s3c64xx_pm_domain, pd);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	val = __raw_readl(S3C64XX_NORMAL_CFG);
64*4882a593Smuzhiyun 	val |= pd->ena;
65*4882a593Smuzhiyun 	__raw_writel(val, S3C64XX_NORMAL_CFG);
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun 	/* Not all domains provide power status readback */
68*4882a593Smuzhiyun 	if (pd->pwr_stat) {
69*4882a593Smuzhiyun 		do {
70*4882a593Smuzhiyun 			cpu_relax();
71*4882a593Smuzhiyun 			if (__raw_readl(S3C64XX_BLK_PWR_STAT) & pd->pwr_stat)
72*4882a593Smuzhiyun 				break;
73*4882a593Smuzhiyun 		} while (retry--);
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 		if (!retry) {
76*4882a593Smuzhiyun 			pr_err("Failed to start domain %s\n", pd->name);
77*4882a593Smuzhiyun 			return -EBUSY;
78*4882a593Smuzhiyun 		}
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	return 0;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_irom = {
85*4882a593Smuzhiyun 	.name = "IROM",
86*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_IROM_ON,
87*4882a593Smuzhiyun 	.pd = {
88*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
89*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
90*4882a593Smuzhiyun 	},
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_etm = {
94*4882a593Smuzhiyun 	.name = "ETM",
95*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_DOMAIN_ETM_ON,
96*4882a593Smuzhiyun 	.pwr_stat = S3C64XX_BLKPWRSTAT_ETM,
97*4882a593Smuzhiyun 	.pd = {
98*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
99*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
100*4882a593Smuzhiyun 	},
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_s = {
104*4882a593Smuzhiyun 	.name = "S",
105*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_DOMAIN_S_ON,
106*4882a593Smuzhiyun 	.pwr_stat = S3C64XX_BLKPWRSTAT_S,
107*4882a593Smuzhiyun 	.pd = {
108*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
109*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
110*4882a593Smuzhiyun 	},
111*4882a593Smuzhiyun };
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_f = {
114*4882a593Smuzhiyun 	.name = "F",
115*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_DOMAIN_F_ON,
116*4882a593Smuzhiyun 	.pwr_stat = S3C64XX_BLKPWRSTAT_F,
117*4882a593Smuzhiyun 	.pd = {
118*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
119*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
120*4882a593Smuzhiyun 	},
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_p = {
124*4882a593Smuzhiyun 	.name = "P",
125*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_DOMAIN_P_ON,
126*4882a593Smuzhiyun 	.pwr_stat = S3C64XX_BLKPWRSTAT_P,
127*4882a593Smuzhiyun 	.pd = {
128*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
129*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
130*4882a593Smuzhiyun 	},
131*4882a593Smuzhiyun };
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_i = {
134*4882a593Smuzhiyun 	.name = "I",
135*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_DOMAIN_I_ON,
136*4882a593Smuzhiyun 	.pwr_stat = S3C64XX_BLKPWRSTAT_I,
137*4882a593Smuzhiyun 	.pd = {
138*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
139*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_g = {
144*4882a593Smuzhiyun 	.name = "G",
145*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_DOMAIN_G_ON,
146*4882a593Smuzhiyun 	.pd = {
147*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
148*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun static struct s3c64xx_pm_domain s3c64xx_pm_v = {
153*4882a593Smuzhiyun 	.name = "V",
154*4882a593Smuzhiyun 	.ena = S3C64XX_NORMALCFG_DOMAIN_V_ON,
155*4882a593Smuzhiyun 	.pwr_stat = S3C64XX_BLKPWRSTAT_V,
156*4882a593Smuzhiyun 	.pd = {
157*4882a593Smuzhiyun 		.power_off = s3c64xx_pd_off,
158*4882a593Smuzhiyun 		.power_on = s3c64xx_pd_on,
159*4882a593Smuzhiyun 	},
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static struct s3c64xx_pm_domain *s3c64xx_always_on_pm_domains[] = {
163*4882a593Smuzhiyun 	&s3c64xx_pm_irom,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static struct s3c64xx_pm_domain *s3c64xx_pm_domains[] = {
167*4882a593Smuzhiyun 	&s3c64xx_pm_etm,
168*4882a593Smuzhiyun 	&s3c64xx_pm_g,
169*4882a593Smuzhiyun 	&s3c64xx_pm_v,
170*4882a593Smuzhiyun 	&s3c64xx_pm_i,
171*4882a593Smuzhiyun 	&s3c64xx_pm_p,
172*4882a593Smuzhiyun 	&s3c64xx_pm_s,
173*4882a593Smuzhiyun 	&s3c64xx_pm_f,
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
s3c_pm_debug_smdkled(u32 set,u32 clear)177*4882a593Smuzhiyun void s3c_pm_debug_smdkled(u32 set, u32 clear)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun 	unsigned long flags;
180*4882a593Smuzhiyun 	int i;
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 	local_irq_save(flags);
183*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
184*4882a593Smuzhiyun 		if (clear & (1 << i))
185*4882a593Smuzhiyun 			gpio_set_value(S3C64XX_GPN(12 + i), 0);
186*4882a593Smuzhiyun 		if (set & (1 << i))
187*4882a593Smuzhiyun 			gpio_set_value(S3C64XX_GPN(12 + i), 1);
188*4882a593Smuzhiyun 	}
189*4882a593Smuzhiyun 	local_irq_restore(flags);
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun #endif
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun #ifdef CONFIG_PM_SLEEP
194*4882a593Smuzhiyun static struct sleep_save core_save[] = {
195*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MEM0DRVCON),
196*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MEM1DRVCON),
197*4882a593Smuzhiyun };
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static struct sleep_save misc_save[] = {
200*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_AHB_CON0),
201*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_AHB_CON1),
202*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_AHB_CON2),
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_SPCON),
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MEM0CONSTOP),
207*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MEM1CONSTOP),
208*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MEM0CONSLP0),
209*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MEM0CONSLP1),
210*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MEM1CONSLP),
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_SDMA_SEL),
213*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_MODEM_MIFPCON),
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 	SAVE_ITEM(S3C64XX_NORMAL_CFG),
216*4882a593Smuzhiyun };
217*4882a593Smuzhiyun 
s3c_pm_configure_extint(void)218*4882a593Smuzhiyun void s3c_pm_configure_extint(void)
219*4882a593Smuzhiyun {
220*4882a593Smuzhiyun 	__raw_writel(s3c_irqwake_eintmask, S3C64XX_EINT_MASK);
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun 
s3c_pm_restore_core(void)223*4882a593Smuzhiyun void s3c_pm_restore_core(void)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	__raw_writel(0, S3C64XX_EINT_MASK);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	s3c_pm_debug_smdkled(1 << 2, 0);
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	s3c_pm_do_restore_core(core_save, ARRAY_SIZE(core_save));
230*4882a593Smuzhiyun 	s3c_pm_do_restore(misc_save, ARRAY_SIZE(misc_save));
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
s3c_pm_save_core(void)233*4882a593Smuzhiyun void s3c_pm_save_core(void)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	s3c_pm_do_save(misc_save, ARRAY_SIZE(misc_save));
236*4882a593Smuzhiyun 	s3c_pm_do_save(core_save, ARRAY_SIZE(core_save));
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun #endif
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun /* since both s3c6400 and s3c6410 share the same sleep pm calls, we
241*4882a593Smuzhiyun  * put the per-cpu code in here until any new cpu comes along and changes
242*4882a593Smuzhiyun  * this.
243*4882a593Smuzhiyun  */
244*4882a593Smuzhiyun 
s3c64xx_cpu_suspend(unsigned long arg)245*4882a593Smuzhiyun static int s3c64xx_cpu_suspend(unsigned long arg)
246*4882a593Smuzhiyun {
247*4882a593Smuzhiyun 	unsigned long tmp;
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* set our standby method to sleep */
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	tmp = __raw_readl(S3C64XX_PWR_CFG);
252*4882a593Smuzhiyun 	tmp &= ~S3C64XX_PWRCFG_CFG_WFI_MASK;
253*4882a593Smuzhiyun 	tmp |= S3C64XX_PWRCFG_CFG_WFI_SLEEP;
254*4882a593Smuzhiyun 	__raw_writel(tmp, S3C64XX_PWR_CFG);
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	/* clear any old wakeup */
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	__raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT),
259*4882a593Smuzhiyun 		     S3C64XX_WAKEUP_STAT);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* set the LED state to 0110 over sleep */
262*4882a593Smuzhiyun 	s3c_pm_debug_smdkled(3 << 1, 0xf);
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	/* issue the standby signal into the pm unit. Note, we
265*4882a593Smuzhiyun 	 * issue a write-buffer drain just in case */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	tmp = 0;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	asm("b 1f\n\t"
270*4882a593Smuzhiyun 	    ".align 5\n\t"
271*4882a593Smuzhiyun 	    "1:\n\t"
272*4882a593Smuzhiyun 	    "mcr p15, 0, %0, c7, c10, 5\n\t"
273*4882a593Smuzhiyun 	    "mcr p15, 0, %0, c7, c10, 4\n\t"
274*4882a593Smuzhiyun 	    "mcr p15, 0, %0, c7, c0, 4" :: "r" (tmp));
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	/* we should never get past here */
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	pr_info("Failed to suspend the system\n");
279*4882a593Smuzhiyun 	return 1; /* Aborting suspend */
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun /* mapping of interrupts to parts of the wakeup mask */
283*4882a593Smuzhiyun static const struct samsung_wakeup_mask wake_irqs[] = {
284*4882a593Smuzhiyun 	{ .irq = IRQ_RTC_ALARM,	.bit = S3C64XX_PWRCFG_RTC_ALARM_DISABLE, },
285*4882a593Smuzhiyun 	{ .irq = IRQ_RTC_TIC,	.bit = S3C64XX_PWRCFG_RTC_TICK_DISABLE, },
286*4882a593Smuzhiyun 	{ .irq = IRQ_PENDN,	.bit = S3C64XX_PWRCFG_TS_DISABLE, },
287*4882a593Smuzhiyun 	{ .irq = IRQ_HSMMC0,	.bit = S3C64XX_PWRCFG_MMC0_DISABLE, },
288*4882a593Smuzhiyun 	{ .irq = IRQ_HSMMC1,	.bit = S3C64XX_PWRCFG_MMC1_DISABLE, },
289*4882a593Smuzhiyun 	{ .irq = IRQ_HSMMC2,	.bit = S3C64XX_PWRCFG_MMC2_DISABLE, },
290*4882a593Smuzhiyun 	{ .irq = NO_WAKEUP_IRQ,	.bit = S3C64XX_PWRCFG_BATF_DISABLE},
291*4882a593Smuzhiyun 	{ .irq = NO_WAKEUP_IRQ,	.bit = S3C64XX_PWRCFG_MSM_DISABLE },
292*4882a593Smuzhiyun 	{ .irq = NO_WAKEUP_IRQ,	.bit = S3C64XX_PWRCFG_HSI_DISABLE },
293*4882a593Smuzhiyun 	{ .irq = NO_WAKEUP_IRQ,	.bit = S3C64XX_PWRCFG_MSM_DISABLE },
294*4882a593Smuzhiyun };
295*4882a593Smuzhiyun 
s3c64xx_pm_prepare(void)296*4882a593Smuzhiyun static void s3c64xx_pm_prepare(void)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	samsung_sync_wakemask(S3C64XX_PWR_CFG,
299*4882a593Smuzhiyun 			      wake_irqs, ARRAY_SIZE(wake_irqs));
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* store address of resume. */
302*4882a593Smuzhiyun 	__raw_writel(__pa_symbol(s3c_cpu_resume), S3C64XX_INFORM0);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	/* ensure previous wakeup state is cleared before sleeping */
305*4882a593Smuzhiyun 	__raw_writel(__raw_readl(S3C64XX_WAKEUP_STAT), S3C64XX_WAKEUP_STAT);
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun #ifdef CONFIG_SAMSUNG_PM_DEBUG
s3c_pm_arch_update_uart(void __iomem * regs,struct pm_uart_save * save)309*4882a593Smuzhiyun void s3c_pm_arch_update_uart(void __iomem *regs, struct pm_uart_save *save)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	u32 ucon;
312*4882a593Smuzhiyun 	u32 ucon_clk
313*4882a593Smuzhiyun 	u32 save_clk;
314*4882a593Smuzhiyun 	u32 new_ucon;
315*4882a593Smuzhiyun 	u32 delta;
316*4882a593Smuzhiyun 
317*4882a593Smuzhiyun 	if (!soc_is_s3c64xx())
318*4882a593Smuzhiyun 		return;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	ucon = __raw_readl(regs + S3C2410_UCON);
321*4882a593Smuzhiyun 	ucon_clk = ucon & S3C6400_UCON_CLKMASK;
322*4882a593Smuzhiyun 	sav_clk = save->ucon & S3C6400_UCON_CLKMASK;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* S3C64XX UART blocks only support level interrupts, so ensure that
325*4882a593Smuzhiyun 	 * when we restore unused UART blocks we force the level interrupt
326*4882a593Smuzhiyun 	 * settigs. */
327*4882a593Smuzhiyun 	save->ucon |= S3C2410_UCON_TXILEVEL | S3C2410_UCON_RXILEVEL;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	/* We have a constraint on changing the clock type of the UART
330*4882a593Smuzhiyun 	 * between UCLKx and PCLK, so ensure that when we restore UCON
331*4882a593Smuzhiyun 	 * that the CLK field is correctly modified if the bootloader
332*4882a593Smuzhiyun 	 * has changed anything.
333*4882a593Smuzhiyun 	 */
334*4882a593Smuzhiyun 	if (ucon_clk != save_clk) {
335*4882a593Smuzhiyun 		new_ucon = save->ucon;
336*4882a593Smuzhiyun 		delta = ucon_clk ^ save_clk;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 		/* change from UCLKx => wrong PCLK,
339*4882a593Smuzhiyun 		 * either UCLK can be tested for by a bit-test
340*4882a593Smuzhiyun 		 * with UCLK0 */
341*4882a593Smuzhiyun 		if (ucon_clk & S3C6400_UCON_UCLK0 &&
342*4882a593Smuzhiyun 		    !(save_clk & S3C6400_UCON_UCLK0) &&
343*4882a593Smuzhiyun 		    delta & S3C6400_UCON_PCLK2) {
344*4882a593Smuzhiyun 			new_ucon &= ~S3C6400_UCON_UCLK0;
345*4882a593Smuzhiyun 		} else if (delta == S3C6400_UCON_PCLK2) {
346*4882a593Smuzhiyun 			/* as an precaution, don't change from
347*4882a593Smuzhiyun 			 * PCLK2 => PCLK or vice-versa */
348*4882a593Smuzhiyun 			new_ucon ^= S3C6400_UCON_PCLK2;
349*4882a593Smuzhiyun 		}
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 		S3C_PMDBG("ucon change %04x => %04x (save=%04x)\n",
352*4882a593Smuzhiyun 			  ucon, new_ucon, save->ucon);
353*4882a593Smuzhiyun 		save->ucon = new_ucon;
354*4882a593Smuzhiyun 	}
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun #endif
357*4882a593Smuzhiyun 
s3c64xx_pm_init(void)358*4882a593Smuzhiyun int __init s3c64xx_pm_init(void)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	int i;
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	s3c_pm_init();
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(s3c64xx_always_on_pm_domains); i++)
365*4882a593Smuzhiyun 		pm_genpd_init(&s3c64xx_always_on_pm_domains[i]->pd,
366*4882a593Smuzhiyun 			      &pm_domain_always_on_gov, false);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(s3c64xx_pm_domains); i++)
369*4882a593Smuzhiyun 		pm_genpd_init(&s3c64xx_pm_domains[i]->pd, NULL, false);
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun #ifdef CONFIG_S3C_DEV_FB
372*4882a593Smuzhiyun 	if (dev_get_platdata(&s3c_device_fb.dev))
373*4882a593Smuzhiyun 		pm_genpd_add_device(&s3c64xx_pm_f.pd, &s3c_device_fb.dev);
374*4882a593Smuzhiyun #endif
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun 	return 0;
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
s3c64xx_pm_initcall(void)379*4882a593Smuzhiyun static __init int s3c64xx_pm_initcall(void)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	if (!soc_is_s3c64xx())
382*4882a593Smuzhiyun 		return 0;
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	pm_cpu_prep = s3c64xx_pm_prepare;
385*4882a593Smuzhiyun 	pm_cpu_sleep = s3c64xx_cpu_suspend;
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun #ifdef CONFIG_S3C_PM_DEBUG_LED_SMDK
388*4882a593Smuzhiyun 	gpio_request(S3C64XX_GPN(12), "DEBUG_LED0");
389*4882a593Smuzhiyun 	gpio_request(S3C64XX_GPN(13), "DEBUG_LED1");
390*4882a593Smuzhiyun 	gpio_request(S3C64XX_GPN(14), "DEBUG_LED2");
391*4882a593Smuzhiyun 	gpio_request(S3C64XX_GPN(15), "DEBUG_LED3");
392*4882a593Smuzhiyun 	gpio_direction_output(S3C64XX_GPN(12), 0);
393*4882a593Smuzhiyun 	gpio_direction_output(S3C64XX_GPN(13), 0);
394*4882a593Smuzhiyun 	gpio_direction_output(S3C64XX_GPN(14), 0);
395*4882a593Smuzhiyun 	gpio_direction_output(S3C64XX_GPN(15), 0);
396*4882a593Smuzhiyun #endif
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	return 0;
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun arch_initcall(s3c64xx_pm_initcall);
401