1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0+
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2006 Simtec Electronics
4*4882a593Smuzhiyun // Ben Dooks <ben@simtec.co.uk>
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // S3C2410 (and compatible) Power Manager (Suspend-To-RAM) support
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/init.h>
9*4882a593Smuzhiyun #include <linux/suspend.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <linux/time.h>
12*4882a593Smuzhiyun #include <linux/device.h>
13*4882a593Smuzhiyun #include <linux/syscore_ops.h>
14*4882a593Smuzhiyun #include <linux/gpio.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <asm/mach-types.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "regs-gpio.h"
20*4882a593Smuzhiyun #include "gpio-samsung.h"
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #include "gpio-cfg.h"
23*4882a593Smuzhiyun #include "cpu.h"
24*4882a593Smuzhiyun #include "pm.h"
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include "h1940.h"
27*4882a593Smuzhiyun
s3c2410_pm_prepare(void)28*4882a593Smuzhiyun static void s3c2410_pm_prepare(void)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun /* ensure at least GSTATUS3 has the resume address */
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun __raw_writel(__pa_symbol(s3c_cpu_resume), S3C2410_GSTATUS3);
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun S3C_PMDBG("GSTATUS3 0x%08x\n", __raw_readl(S3C2410_GSTATUS3));
35*4882a593Smuzhiyun S3C_PMDBG("GSTATUS4 0x%08x\n", __raw_readl(S3C2410_GSTATUS4));
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun if (machine_is_h1940()) {
38*4882a593Smuzhiyun void *base = phys_to_virt(H1940_SUSPEND_CHECK);
39*4882a593Smuzhiyun unsigned long ptr;
40*4882a593Smuzhiyun unsigned long calc = 0;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /* generate check for the bootloader to check on resume */
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun for (ptr = 0; ptr < 0x40000; ptr += 0x400)
45*4882a593Smuzhiyun calc += __raw_readl(base+ptr);
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun __raw_writel(calc, phys_to_virt(H1940_SUSPEND_CHECKSUM));
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* RX3715 and RX1950 use similar to H1940 code and the
51*4882a593Smuzhiyun * same offsets for resume and checksum pointers */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun if (machine_is_rx3715() || machine_is_rx1950()) {
54*4882a593Smuzhiyun void *base = phys_to_virt(H1940_SUSPEND_CHECK);
55*4882a593Smuzhiyun unsigned long ptr;
56*4882a593Smuzhiyun unsigned long calc = 0;
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* generate check for the bootloader to check on resume */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun for (ptr = 0; ptr < 0x40000; ptr += 0x4)
61*4882a593Smuzhiyun calc += __raw_readl(base+ptr);
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun __raw_writel(calc, phys_to_virt(H1940_SUSPEND_CHECKSUM));
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (machine_is_aml_m5900()) {
67*4882a593Smuzhiyun gpio_request_one(S3C2410_GPF(2), GPIOF_OUT_INIT_HIGH, NULL);
68*4882a593Smuzhiyun gpio_free(S3C2410_GPF(2));
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (machine_is_rx1950()) {
72*4882a593Smuzhiyun /* According to S3C2442 user's manual, page 7-17,
73*4882a593Smuzhiyun * when the system is operating in NAND boot mode,
74*4882a593Smuzhiyun * the hardware pin configuration - EINT[23:21] –
75*4882a593Smuzhiyun * must be set as input for starting up after
76*4882a593Smuzhiyun * wakeup from sleep mode
77*4882a593Smuzhiyun */
78*4882a593Smuzhiyun s3c_gpio_cfgpin(S3C2410_GPG(13), S3C2410_GPIO_INPUT);
79*4882a593Smuzhiyun s3c_gpio_cfgpin(S3C2410_GPG(14), S3C2410_GPIO_INPUT);
80*4882a593Smuzhiyun s3c_gpio_cfgpin(S3C2410_GPG(15), S3C2410_GPIO_INPUT);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
s3c2410_pm_resume(void)84*4882a593Smuzhiyun static void s3c2410_pm_resume(void)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun unsigned long tmp;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* unset the return-from-sleep flag, to ensure reset */
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun tmp = __raw_readl(S3C2410_GSTATUS2);
91*4882a593Smuzhiyun tmp &= S3C2410_GSTATUS2_OFFRESET;
92*4882a593Smuzhiyun __raw_writel(tmp, S3C2410_GSTATUS2);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun if (machine_is_aml_m5900()) {
95*4882a593Smuzhiyun gpio_request_one(S3C2410_GPF(2), GPIOF_OUT_INIT_LOW, NULL);
96*4882a593Smuzhiyun gpio_free(S3C2410_GPF(2));
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun }
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun struct syscore_ops s3c2410_pm_syscore_ops = {
101*4882a593Smuzhiyun .resume = s3c2410_pm_resume,
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
s3c2410_pm_add(struct device * dev,struct subsys_interface * sif)104*4882a593Smuzhiyun static int s3c2410_pm_add(struct device *dev, struct subsys_interface *sif)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun pm_cpu_prep = s3c2410_pm_prepare;
107*4882a593Smuzhiyun pm_cpu_sleep = s3c2410_cpu_suspend;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun return 0;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun #if defined(CONFIG_CPU_S3C2410)
113*4882a593Smuzhiyun static struct subsys_interface s3c2410_pm_interface = {
114*4882a593Smuzhiyun .name = "s3c2410_pm",
115*4882a593Smuzhiyun .subsys = &s3c2410_subsys,
116*4882a593Smuzhiyun .add_dev = s3c2410_pm_add,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /* register ourselves */
120*4882a593Smuzhiyun
s3c2410_pm_drvinit(void)121*4882a593Smuzhiyun static int __init s3c2410_pm_drvinit(void)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun return subsys_interface_register(&s3c2410_pm_interface);
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun arch_initcall(s3c2410_pm_drvinit);
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct subsys_interface s3c2410a_pm_interface = {
129*4882a593Smuzhiyun .name = "s3c2410a_pm",
130*4882a593Smuzhiyun .subsys = &s3c2410a_subsys,
131*4882a593Smuzhiyun .add_dev = s3c2410_pm_add,
132*4882a593Smuzhiyun };
133*4882a593Smuzhiyun
s3c2410a_pm_drvinit(void)134*4882a593Smuzhiyun static int __init s3c2410a_pm_drvinit(void)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun return subsys_interface_register(&s3c2410a_pm_interface);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun arch_initcall(s3c2410a_pm_drvinit);
140*4882a593Smuzhiyun #endif
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun #if defined(CONFIG_CPU_S3C2440)
143*4882a593Smuzhiyun static struct subsys_interface s3c2440_pm_interface = {
144*4882a593Smuzhiyun .name = "s3c2440_pm",
145*4882a593Smuzhiyun .subsys = &s3c2440_subsys,
146*4882a593Smuzhiyun .add_dev = s3c2410_pm_add,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
s3c2440_pm_drvinit(void)149*4882a593Smuzhiyun static int __init s3c2440_pm_drvinit(void)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun return subsys_interface_register(&s3c2440_pm_interface);
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun arch_initcall(s3c2440_pm_drvinit);
155*4882a593Smuzhiyun #endif
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun #if defined(CONFIG_CPU_S3C2442)
158*4882a593Smuzhiyun static struct subsys_interface s3c2442_pm_interface = {
159*4882a593Smuzhiyun .name = "s3c2442_pm",
160*4882a593Smuzhiyun .subsys = &s3c2442_subsys,
161*4882a593Smuzhiyun .add_dev = s3c2410_pm_add,
162*4882a593Smuzhiyun };
163*4882a593Smuzhiyun
s3c2442_pm_drvinit(void)164*4882a593Smuzhiyun static int __init s3c2442_pm_drvinit(void)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun return subsys_interface_register(&s3c2442_pm_interface);
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun arch_initcall(s3c2442_pm_drvinit);
170*4882a593Smuzhiyun #endif
171