xref: /OK3568_Linux_fs/kernel/arch/arm/mach-s3c/mach-rx3715.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright (c) 2003-2004 Simtec Electronics
4*4882a593Smuzhiyun //	Ben Dooks <ben@simtec.co.uk>
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // https://www.handhelds.org/projects/rx3715.html
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/memblock.h>
13*4882a593Smuzhiyun #include <linux/timer.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/tty.h>
16*4882a593Smuzhiyun #include <linux/console.h>
17*4882a593Smuzhiyun #include <linux/device.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/serial_core.h>
20*4882a593Smuzhiyun #include <linux/serial_s3c.h>
21*4882a593Smuzhiyun #include <linux/serial.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
24*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
25*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
26*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #include <asm/mach/arch.h>
29*4882a593Smuzhiyun #include <asm/mach/irq.h>
30*4882a593Smuzhiyun #include <asm/mach/map.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <linux/platform_data/mtd-nand-s3c2410.h>
33*4882a593Smuzhiyun #include <linux/platform_data/fb-s3c2410.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <asm/irq.h>
36*4882a593Smuzhiyun #include <asm/mach-types.h>
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #include "regs-gpio.h"
39*4882a593Smuzhiyun #include "gpio-samsung.h"
40*4882a593Smuzhiyun #include "gpio-cfg.h"
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "cpu.h"
43*4882a593Smuzhiyun #include "devs.h"
44*4882a593Smuzhiyun #include "pm.h"
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include "s3c24xx.h"
47*4882a593Smuzhiyun #include "h1940.h"
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun static struct map_desc rx3715_iodesc[] __initdata = {
50*4882a593Smuzhiyun 	/* dump ISA space somewhere unused */
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	{
53*4882a593Smuzhiyun 		.virtual	= (u32)S3C24XX_VA_ISA_WORD,
54*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(S3C2410_CS3),
55*4882a593Smuzhiyun 		.length		= SZ_1M,
56*4882a593Smuzhiyun 		.type		= MT_DEVICE,
57*4882a593Smuzhiyun 	}, {
58*4882a593Smuzhiyun 		.virtual	= (u32)S3C24XX_VA_ISA_BYTE,
59*4882a593Smuzhiyun 		.pfn		= __phys_to_pfn(S3C2410_CS3),
60*4882a593Smuzhiyun 		.length		= SZ_1M,
61*4882a593Smuzhiyun 		.type		= MT_DEVICE,
62*4882a593Smuzhiyun 	},
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun static struct s3c2410_uartcfg rx3715_uartcfgs[] = {
66*4882a593Smuzhiyun 	[0] = {
67*4882a593Smuzhiyun 		.hwport	     = 0,
68*4882a593Smuzhiyun 		.flags	     = 0,
69*4882a593Smuzhiyun 		.ucon	     = 0x3c5,
70*4882a593Smuzhiyun 		.ulcon	     = 0x03,
71*4882a593Smuzhiyun 		.ufcon	     = 0x51,
72*4882a593Smuzhiyun 		.clk_sel	= S3C2410_UCON_CLKSEL3,
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun 	[1] = {
75*4882a593Smuzhiyun 		.hwport	     = 1,
76*4882a593Smuzhiyun 		.flags	     = 0,
77*4882a593Smuzhiyun 		.ucon	     = 0x3c5,
78*4882a593Smuzhiyun 		.ulcon	     = 0x03,
79*4882a593Smuzhiyun 		.ufcon	     = 0x00,
80*4882a593Smuzhiyun 		.clk_sel	= S3C2410_UCON_CLKSEL3,
81*4882a593Smuzhiyun 	},
82*4882a593Smuzhiyun 	/* IR port */
83*4882a593Smuzhiyun 	[2] = {
84*4882a593Smuzhiyun 		.hwport	     = 2,
85*4882a593Smuzhiyun 		.uart_flags  = UPF_CONS_FLOW,
86*4882a593Smuzhiyun 		.ucon	     = 0x3c5,
87*4882a593Smuzhiyun 		.ulcon	     = 0x43,
88*4882a593Smuzhiyun 		.ufcon	     = 0x51,
89*4882a593Smuzhiyun 		.clk_sel	= S3C2410_UCON_CLKSEL3,
90*4882a593Smuzhiyun 	}
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* framebuffer lcd controller information */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun static struct s3c2410fb_display rx3715_lcdcfg __initdata = {
96*4882a593Smuzhiyun 	.lcdcon5 =	S3C2410_LCDCON5_INVVLINE |
97*4882a593Smuzhiyun 			S3C2410_LCDCON5_FRM565 |
98*4882a593Smuzhiyun 			S3C2410_LCDCON5_HWSWP,
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	.type		= S3C2410_LCDCON1_TFT,
101*4882a593Smuzhiyun 	.width		= 240,
102*4882a593Smuzhiyun 	.height		= 320,
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	.pixclock	= 260000,
105*4882a593Smuzhiyun 	.xres		= 240,
106*4882a593Smuzhiyun 	.yres		= 320,
107*4882a593Smuzhiyun 	.bpp		= 16,
108*4882a593Smuzhiyun 	.left_margin	= 36,
109*4882a593Smuzhiyun 	.right_margin	= 36,
110*4882a593Smuzhiyun 	.hsync_len	= 8,
111*4882a593Smuzhiyun 	.upper_margin	= 6,
112*4882a593Smuzhiyun 	.lower_margin	= 7,
113*4882a593Smuzhiyun 	.vsync_len	= 3,
114*4882a593Smuzhiyun };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static struct s3c2410fb_mach_info rx3715_fb_info __initdata = {
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	.displays =	&rx3715_lcdcfg,
119*4882a593Smuzhiyun 	.num_displays =	1,
120*4882a593Smuzhiyun 	.default_display = 0,
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	.lpcsel =	0xf82,
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	.gpccon =	0xaa955699,
125*4882a593Smuzhiyun 	.gpccon_mask =	0xffc003cc,
126*4882a593Smuzhiyun 	.gpccon_reg =	S3C2410_GPCCON,
127*4882a593Smuzhiyun 	.gpcup =	0x0000ffff,
128*4882a593Smuzhiyun 	.gpcup_mask =	0xffffffff,
129*4882a593Smuzhiyun 	.gpcup_reg =	S3C2410_GPCUP,
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	.gpdcon =	0xaa95aaa1,
132*4882a593Smuzhiyun 	.gpdcon_mask =	0xffc0fff0,
133*4882a593Smuzhiyun 	.gpdcon_reg =	S3C2410_GPDCON,
134*4882a593Smuzhiyun 	.gpdup =	0x0000faff,
135*4882a593Smuzhiyun 	.gpdup_mask =	0xffffffff,
136*4882a593Smuzhiyun 	.gpdup_reg =	S3C2410_GPDUP,
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static struct mtd_partition __initdata rx3715_nand_part[] = {
140*4882a593Smuzhiyun 	[0] = {
141*4882a593Smuzhiyun 		.name		= "Whole Flash",
142*4882a593Smuzhiyun 		.offset		= 0,
143*4882a593Smuzhiyun 		.size		= MTDPART_SIZ_FULL,
144*4882a593Smuzhiyun 		.mask_flags	= MTD_WRITEABLE,
145*4882a593Smuzhiyun 	}
146*4882a593Smuzhiyun };
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun static struct s3c2410_nand_set __initdata rx3715_nand_sets[] = {
149*4882a593Smuzhiyun 	[0] = {
150*4882a593Smuzhiyun 		.name		= "Internal",
151*4882a593Smuzhiyun 		.nr_chips	= 1,
152*4882a593Smuzhiyun 		.nr_partitions	= ARRAY_SIZE(rx3715_nand_part),
153*4882a593Smuzhiyun 		.partitions	= rx3715_nand_part,
154*4882a593Smuzhiyun 	},
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun static struct s3c2410_platform_nand __initdata rx3715_nand_info = {
158*4882a593Smuzhiyun 	.tacls		= 25,
159*4882a593Smuzhiyun 	.twrph0		= 50,
160*4882a593Smuzhiyun 	.twrph1		= 15,
161*4882a593Smuzhiyun 	.nr_sets	= ARRAY_SIZE(rx3715_nand_sets),
162*4882a593Smuzhiyun 	.sets		= rx3715_nand_sets,
163*4882a593Smuzhiyun 	.engine_type	= NAND_ECC_ENGINE_TYPE_SOFT,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun static struct platform_device *rx3715_devices[] __initdata = {
167*4882a593Smuzhiyun 	&s3c_device_ohci,
168*4882a593Smuzhiyun 	&s3c_device_lcd,
169*4882a593Smuzhiyun 	&s3c_device_wdt,
170*4882a593Smuzhiyun 	&s3c_device_i2c0,
171*4882a593Smuzhiyun 	&s3c_device_iis,
172*4882a593Smuzhiyun 	&s3c_device_nand,
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun 
rx3715_map_io(void)175*4882a593Smuzhiyun static void __init rx3715_map_io(void)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	s3c24xx_init_io(rx3715_iodesc, ARRAY_SIZE(rx3715_iodesc));
178*4882a593Smuzhiyun 	s3c24xx_init_uarts(rx3715_uartcfgs, ARRAY_SIZE(rx3715_uartcfgs));
179*4882a593Smuzhiyun 	s3c24xx_set_timer_source(S3C24XX_PWM3, S3C24XX_PWM4);
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
rx3715_init_time(void)182*4882a593Smuzhiyun static void __init rx3715_init_time(void)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	s3c2440_init_clocks(16934000);
185*4882a593Smuzhiyun 	s3c24xx_timer_init();
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* H1940 and RX3715 need to reserve this for suspend */
rx3715_reserve(void)189*4882a593Smuzhiyun static void __init rx3715_reserve(void)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	memblock_reserve(0x30003000, 0x1000);
192*4882a593Smuzhiyun 	memblock_reserve(0x30081000, 0x1000);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
rx3715_init_machine(void)195*4882a593Smuzhiyun static void __init rx3715_init_machine(void)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun #ifdef CONFIG_PM_H1940
198*4882a593Smuzhiyun 	memcpy(phys_to_virt(H1940_SUSPEND_RESUMEAT), h1940_pm_return, 1024);
199*4882a593Smuzhiyun #endif
200*4882a593Smuzhiyun 	s3c_pm_init();
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	s3c_nand_set_platdata(&rx3715_nand_info);
203*4882a593Smuzhiyun 	s3c24xx_fb_set_platdata(&rx3715_fb_info);
204*4882a593Smuzhiyun 	/* Configure the I2S pins (GPE0...GPE4) in correct mode */
205*4882a593Smuzhiyun 	s3c_gpio_cfgall_range(S3C2410_GPE(0), 5, S3C_GPIO_SFN(2),
206*4882a593Smuzhiyun 			      S3C_GPIO_PULL_NONE);
207*4882a593Smuzhiyun 	platform_add_devices(rx3715_devices, ARRAY_SIZE(rx3715_devices));
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun MACHINE_START(RX3715, "IPAQ-RX3715")
211*4882a593Smuzhiyun 	/* Maintainer: Ben Dooks <ben-linux@fluff.org> */
212*4882a593Smuzhiyun 	.atag_offset	= 0x100,
213*4882a593Smuzhiyun 	.map_io		= rx3715_map_io,
214*4882a593Smuzhiyun 	.reserve	= rx3715_reserve,
215*4882a593Smuzhiyun 	.init_irq	= s3c2440_init_irq,
216*4882a593Smuzhiyun 	.init_machine	= rx3715_init_machine,
217*4882a593Smuzhiyun 	.init_time	= rx3715_init_time,
218*4882a593Smuzhiyun MACHINE_END
219