1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2010 Darius Augulis <augulis.darius@gmail.com>
4*4882a593Smuzhiyun // Copyright 2008 Openmoko, Inc.
5*4882a593Smuzhiyun // Copyright 2008 Simtec Electronics
6*4882a593Smuzhiyun // Ben Dooks <ben@simtec.co.uk>
7*4882a593Smuzhiyun // http://armlinux.simtec.co.uk/
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <linux/init.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/fb.h>
12*4882a593Smuzhiyun #include <linux/gpio.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/list.h>
15*4882a593Smuzhiyun #include <linux/dm9000.h>
16*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
17*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/serial_core.h>
20*4882a593Smuzhiyun #include <linux/serial_s3c.h>
21*4882a593Smuzhiyun #include <linux/types.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun #include <asm/mach-types.h>
24*4882a593Smuzhiyun #include <asm/mach/arch.h>
25*4882a593Smuzhiyun #include <asm/mach/map.h>
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun #include "map.h"
28*4882a593Smuzhiyun #include "regs-gpio.h"
29*4882a593Smuzhiyun #include "gpio-samsung.h"
30*4882a593Smuzhiyun #include <mach/irqs.h>
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun #include <linux/soc/samsung/s3c-adc.h>
33*4882a593Smuzhiyun #include "cpu.h"
34*4882a593Smuzhiyun #include "devs.h"
35*4882a593Smuzhiyun #include "fb.h"
36*4882a593Smuzhiyun #include <linux/platform_data/mtd-nand-s3c2410.h>
37*4882a593Smuzhiyun #include <linux/platform_data/touchscreen-s3c2410.h>
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #include <video/platform_lcd.h>
40*4882a593Smuzhiyun #include <video/samsung_fimd.h>
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #include "s3c64xx.h"
43*4882a593Smuzhiyun #include "regs-modem-s3c64xx.h"
44*4882a593Smuzhiyun #include "regs-srom-s3c64xx.h"
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define UCON S3C2410_UCON_DEFAULT
47*4882a593Smuzhiyun #define ULCON (S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB)
48*4882a593Smuzhiyun #define UFCON (S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE)
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun static struct s3c2410_uartcfg real6410_uartcfgs[] __initdata = {
51*4882a593Smuzhiyun [0] = {
52*4882a593Smuzhiyun .hwport = 0,
53*4882a593Smuzhiyun .flags = 0,
54*4882a593Smuzhiyun .ucon = UCON,
55*4882a593Smuzhiyun .ulcon = ULCON,
56*4882a593Smuzhiyun .ufcon = UFCON,
57*4882a593Smuzhiyun },
58*4882a593Smuzhiyun [1] = {
59*4882a593Smuzhiyun .hwport = 1,
60*4882a593Smuzhiyun .flags = 0,
61*4882a593Smuzhiyun .ucon = UCON,
62*4882a593Smuzhiyun .ulcon = ULCON,
63*4882a593Smuzhiyun .ufcon = UFCON,
64*4882a593Smuzhiyun },
65*4882a593Smuzhiyun [2] = {
66*4882a593Smuzhiyun .hwport = 2,
67*4882a593Smuzhiyun .flags = 0,
68*4882a593Smuzhiyun .ucon = UCON,
69*4882a593Smuzhiyun .ulcon = ULCON,
70*4882a593Smuzhiyun .ufcon = UFCON,
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun [3] = {
73*4882a593Smuzhiyun .hwport = 3,
74*4882a593Smuzhiyun .flags = 0,
75*4882a593Smuzhiyun .ucon = UCON,
76*4882a593Smuzhiyun .ulcon = ULCON,
77*4882a593Smuzhiyun .ufcon = UFCON,
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* DM9000AEP 10/100 ethernet controller */
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun static struct resource real6410_dm9k_resource[] = {
84*4882a593Smuzhiyun [0] = DEFINE_RES_MEM(S3C64XX_PA_XM0CSN1, 2),
85*4882a593Smuzhiyun [1] = DEFINE_RES_MEM(S3C64XX_PA_XM0CSN1 + 4, 2),
86*4882a593Smuzhiyun [2] = DEFINE_RES_NAMED(S3C_EINT(7), 1, NULL, IORESOURCE_IRQ \
87*4882a593Smuzhiyun | IORESOURCE_IRQ_HIGHLEVEL),
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun static struct dm9000_plat_data real6410_dm9k_pdata = {
91*4882a593Smuzhiyun .flags = (DM9000_PLATF_16BITONLY | DM9000_PLATF_NO_EEPROM),
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static struct platform_device real6410_device_eth = {
95*4882a593Smuzhiyun .name = "dm9000",
96*4882a593Smuzhiyun .id = -1,
97*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(real6410_dm9k_resource),
98*4882a593Smuzhiyun .resource = real6410_dm9k_resource,
99*4882a593Smuzhiyun .dev = {
100*4882a593Smuzhiyun .platform_data = &real6410_dm9k_pdata,
101*4882a593Smuzhiyun },
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun static struct s3c_fb_pd_win real6410_lcd_type0_fb_win = {
105*4882a593Smuzhiyun .max_bpp = 32,
106*4882a593Smuzhiyun .default_bpp = 16,
107*4882a593Smuzhiyun .xres = 480,
108*4882a593Smuzhiyun .yres = 272,
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun static struct fb_videomode real6410_lcd_type0_timing = {
112*4882a593Smuzhiyun /* 4.3" 480x272 */
113*4882a593Smuzhiyun .left_margin = 3,
114*4882a593Smuzhiyun .right_margin = 2,
115*4882a593Smuzhiyun .upper_margin = 1,
116*4882a593Smuzhiyun .lower_margin = 1,
117*4882a593Smuzhiyun .hsync_len = 40,
118*4882a593Smuzhiyun .vsync_len = 1,
119*4882a593Smuzhiyun };
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun static struct s3c_fb_pd_win real6410_lcd_type1_fb_win = {
122*4882a593Smuzhiyun .max_bpp = 32,
123*4882a593Smuzhiyun .default_bpp = 16,
124*4882a593Smuzhiyun .xres = 800,
125*4882a593Smuzhiyun .yres = 480,
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun static struct fb_videomode real6410_lcd_type1_timing = {
129*4882a593Smuzhiyun /* 7.0" 800x480 */
130*4882a593Smuzhiyun .left_margin = 8,
131*4882a593Smuzhiyun .right_margin = 13,
132*4882a593Smuzhiyun .upper_margin = 7,
133*4882a593Smuzhiyun .lower_margin = 5,
134*4882a593Smuzhiyun .hsync_len = 3,
135*4882a593Smuzhiyun .vsync_len = 1,
136*4882a593Smuzhiyun .xres = 800,
137*4882a593Smuzhiyun .yres = 480,
138*4882a593Smuzhiyun };
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun static struct s3c_fb_platdata real6410_lcd_pdata[] __initdata = {
141*4882a593Smuzhiyun {
142*4882a593Smuzhiyun .setup_gpio = s3c64xx_fb_gpio_setup_24bpp,
143*4882a593Smuzhiyun .vtiming = &real6410_lcd_type0_timing,
144*4882a593Smuzhiyun .win[0] = &real6410_lcd_type0_fb_win,
145*4882a593Smuzhiyun .vidcon0 = VIDCON0_VIDOUT_RGB | VIDCON0_PNRMODE_RGB,
146*4882a593Smuzhiyun .vidcon1 = VIDCON1_INV_HSYNC | VIDCON1_INV_VSYNC,
147*4882a593Smuzhiyun }, {
148*4882a593Smuzhiyun .setup_gpio = s3c64xx_fb_gpio_setup_24bpp,
149*4882a593Smuzhiyun .vtiming = &real6410_lcd_type1_timing,
150*4882a593Smuzhiyun .win[0] = &real6410_lcd_type1_fb_win,
151*4882a593Smuzhiyun .vidcon0 = VIDCON0_VIDOUT_RGB | VIDCON0_PNRMODE_RGB,
152*4882a593Smuzhiyun .vidcon1 = VIDCON1_INV_HSYNC | VIDCON1_INV_VSYNC,
153*4882a593Smuzhiyun },
154*4882a593Smuzhiyun { },
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct mtd_partition real6410_nand_part[] = {
158*4882a593Smuzhiyun [0] = {
159*4882a593Smuzhiyun .name = "uboot",
160*4882a593Smuzhiyun .size = SZ_1M,
161*4882a593Smuzhiyun .offset = 0,
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun [1] = {
164*4882a593Smuzhiyun .name = "kernel",
165*4882a593Smuzhiyun .size = SZ_2M,
166*4882a593Smuzhiyun .offset = SZ_1M,
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun [2] = {
169*4882a593Smuzhiyun .name = "rootfs",
170*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
171*4882a593Smuzhiyun .offset = SZ_1M + SZ_2M,
172*4882a593Smuzhiyun },
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct s3c2410_nand_set real6410_nand_sets[] = {
176*4882a593Smuzhiyun [0] = {
177*4882a593Smuzhiyun .name = "nand",
178*4882a593Smuzhiyun .nr_chips = 1,
179*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(real6410_nand_part),
180*4882a593Smuzhiyun .partitions = real6410_nand_part,
181*4882a593Smuzhiyun },
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun static struct s3c2410_platform_nand real6410_nand_info = {
185*4882a593Smuzhiyun .tacls = 25,
186*4882a593Smuzhiyun .twrph0 = 55,
187*4882a593Smuzhiyun .twrph1 = 40,
188*4882a593Smuzhiyun .nr_sets = ARRAY_SIZE(real6410_nand_sets),
189*4882a593Smuzhiyun .sets = real6410_nand_sets,
190*4882a593Smuzhiyun .engine_type = NAND_ECC_ENGINE_TYPE_SOFT,
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static struct platform_device *real6410_devices[] __initdata = {
194*4882a593Smuzhiyun &real6410_device_eth,
195*4882a593Smuzhiyun &s3c_device_hsmmc0,
196*4882a593Smuzhiyun &s3c_device_hsmmc1,
197*4882a593Smuzhiyun &s3c_device_fb,
198*4882a593Smuzhiyun &s3c_device_nand,
199*4882a593Smuzhiyun &s3c_device_adc,
200*4882a593Smuzhiyun &s3c_device_ohci,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
real6410_map_io(void)203*4882a593Smuzhiyun static void __init real6410_map_io(void)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun u32 tmp;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun s3c64xx_init_io(NULL, 0);
208*4882a593Smuzhiyun s3c24xx_init_clocks(12000000);
209*4882a593Smuzhiyun s3c24xx_init_uarts(real6410_uartcfgs, ARRAY_SIZE(real6410_uartcfgs));
210*4882a593Smuzhiyun s3c64xx_set_timer_source(S3C64XX_PWM3, S3C64XX_PWM4);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* set the LCD type */
213*4882a593Smuzhiyun tmp = __raw_readl(S3C64XX_SPCON);
214*4882a593Smuzhiyun tmp &= ~S3C64XX_SPCON_LCD_SEL_MASK;
215*4882a593Smuzhiyun tmp |= S3C64XX_SPCON_LCD_SEL_RGB;
216*4882a593Smuzhiyun __raw_writel(tmp, S3C64XX_SPCON);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun /* remove the LCD bypass */
219*4882a593Smuzhiyun tmp = __raw_readl(S3C64XX_MODEM_MIFPCON);
220*4882a593Smuzhiyun tmp &= ~MIFPCON_LCD_BYPASS;
221*4882a593Smuzhiyun __raw_writel(tmp, S3C64XX_MODEM_MIFPCON);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun * real6410_features string
226*4882a593Smuzhiyun *
227*4882a593Smuzhiyun * 0-9 LCD configuration
228*4882a593Smuzhiyun *
229*4882a593Smuzhiyun */
230*4882a593Smuzhiyun static char real6410_features_str[12] __initdata = "0";
231*4882a593Smuzhiyun
real6410_features_setup(char * str)232*4882a593Smuzhiyun static int __init real6410_features_setup(char *str)
233*4882a593Smuzhiyun {
234*4882a593Smuzhiyun if (str)
235*4882a593Smuzhiyun strlcpy(real6410_features_str, str,
236*4882a593Smuzhiyun sizeof(real6410_features_str));
237*4882a593Smuzhiyun return 1;
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun __setup("real6410=", real6410_features_setup);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun #define FEATURE_SCREEN (1 << 0)
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun struct real6410_features_t {
245*4882a593Smuzhiyun int done;
246*4882a593Smuzhiyun int lcd_index;
247*4882a593Smuzhiyun };
248*4882a593Smuzhiyun
real6410_parse_features(struct real6410_features_t * features,const char * features_str)249*4882a593Smuzhiyun static void real6410_parse_features(
250*4882a593Smuzhiyun struct real6410_features_t *features,
251*4882a593Smuzhiyun const char *features_str)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun const char *fp = features_str;
254*4882a593Smuzhiyun
255*4882a593Smuzhiyun features->done = 0;
256*4882a593Smuzhiyun features->lcd_index = 0;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun while (*fp) {
259*4882a593Smuzhiyun char f = *fp++;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun switch (f) {
262*4882a593Smuzhiyun case '0'...'9': /* tft screen */
263*4882a593Smuzhiyun if (features->done & FEATURE_SCREEN) {
264*4882a593Smuzhiyun printk(KERN_INFO "REAL6410: '%c' ignored, "
265*4882a593Smuzhiyun "screen type already set\n", f);
266*4882a593Smuzhiyun } else {
267*4882a593Smuzhiyun int li = f - '0';
268*4882a593Smuzhiyun if (li >= ARRAY_SIZE(real6410_lcd_pdata))
269*4882a593Smuzhiyun printk(KERN_INFO "REAL6410: '%c' out "
270*4882a593Smuzhiyun "of range LCD mode\n", f);
271*4882a593Smuzhiyun else {
272*4882a593Smuzhiyun features->lcd_index = li;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun features->done |= FEATURE_SCREEN;
276*4882a593Smuzhiyun break;
277*4882a593Smuzhiyun }
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
real6410_machine_init(void)281*4882a593Smuzhiyun static void __init real6410_machine_init(void)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun u32 cs1;
284*4882a593Smuzhiyun struct real6410_features_t features = { 0 };
285*4882a593Smuzhiyun
286*4882a593Smuzhiyun printk(KERN_INFO "REAL6410: Option string real6410=%s\n",
287*4882a593Smuzhiyun real6410_features_str);
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun /* Parse the feature string */
290*4882a593Smuzhiyun real6410_parse_features(&features, real6410_features_str);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun printk(KERN_INFO "REAL6410: selected LCD display is %dx%d\n",
293*4882a593Smuzhiyun real6410_lcd_pdata[features.lcd_index].win[0]->xres,
294*4882a593Smuzhiyun real6410_lcd_pdata[features.lcd_index].win[0]->yres);
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun s3c_fb_set_platdata(&real6410_lcd_pdata[features.lcd_index]);
297*4882a593Smuzhiyun s3c_nand_set_platdata(&real6410_nand_info);
298*4882a593Smuzhiyun s3c64xx_ts_set_platdata(NULL);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* configure nCS1 width to 16 bits */
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun cs1 = __raw_readl(S3C64XX_SROM_BW) &
303*4882a593Smuzhiyun ~(S3C64XX_SROM_BW__CS_MASK << S3C64XX_SROM_BW__NCS1__SHIFT);
304*4882a593Smuzhiyun cs1 |= ((1 << S3C64XX_SROM_BW__DATAWIDTH__SHIFT) |
305*4882a593Smuzhiyun (1 << S3C64XX_SROM_BW__WAITENABLE__SHIFT) |
306*4882a593Smuzhiyun (1 << S3C64XX_SROM_BW__BYTEENABLE__SHIFT)) <<
307*4882a593Smuzhiyun S3C64XX_SROM_BW__NCS1__SHIFT;
308*4882a593Smuzhiyun __raw_writel(cs1, S3C64XX_SROM_BW);
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun /* set timing for nCS1 suitable for ethernet chip */
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun __raw_writel((0 << S3C64XX_SROM_BCX__PMC__SHIFT) |
313*4882a593Smuzhiyun (6 << S3C64XX_SROM_BCX__TACP__SHIFT) |
314*4882a593Smuzhiyun (4 << S3C64XX_SROM_BCX__TCAH__SHIFT) |
315*4882a593Smuzhiyun (1 << S3C64XX_SROM_BCX__TCOH__SHIFT) |
316*4882a593Smuzhiyun (13 << S3C64XX_SROM_BCX__TACC__SHIFT) |
317*4882a593Smuzhiyun (4 << S3C64XX_SROM_BCX__TCOS__SHIFT) |
318*4882a593Smuzhiyun (0 << S3C64XX_SROM_BCX__TACS__SHIFT), S3C64XX_SROM_BC1);
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun gpio_request(S3C64XX_GPF(15), "LCD power");
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun platform_add_devices(real6410_devices, ARRAY_SIZE(real6410_devices));
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun MACHINE_START(REAL6410, "REAL6410")
326*4882a593Smuzhiyun /* Maintainer: Darius Augulis <augulis.darius@gmail.com> */
327*4882a593Smuzhiyun .atag_offset = 0x100,
328*4882a593Smuzhiyun .nr_irqs = S3C64XX_NR_IRQS,
329*4882a593Smuzhiyun .init_irq = s3c6410_init_irq,
330*4882a593Smuzhiyun .map_io = real6410_map_io,
331*4882a593Smuzhiyun .init_machine = real6410_machine_init,
332*4882a593Smuzhiyun .init_time = s3c64xx_timer_init,
333*4882a593Smuzhiyun MACHINE_END
334