1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2003-2008 Simtec Electronics
4*4882a593Smuzhiyun // Ben Dooks <ben@simtec.co.uk>
5*4882a593Smuzhiyun //
6*4882a593Smuzhiyun // http://www.simtec.co.uk/products/EB2410ITX/
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/types.h>
10*4882a593Smuzhiyun #include <linux/interrupt.h>
11*4882a593Smuzhiyun #include <linux/list.h>
12*4882a593Smuzhiyun #include <linux/timer.h>
13*4882a593Smuzhiyun #include <linux/init.h>
14*4882a593Smuzhiyun #include <linux/gpio.h>
15*4882a593Smuzhiyun #include <linux/syscore_ops.h>
16*4882a593Smuzhiyun #include <linux/serial_core.h>
17*4882a593Smuzhiyun #include <linux/serial_s3c.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/dm9000.h>
20*4882a593Smuzhiyun #include <linux/ata_platform.h>
21*4882a593Smuzhiyun #include <linux/i2c.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/serial_8250.h>
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
26*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
27*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
28*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #include <linux/platform_data/asoc-s3c24xx_simtec.h>
31*4882a593Smuzhiyun #include <linux/platform_data/hwmon-s3c.h>
32*4882a593Smuzhiyun #include <linux/platform_data/i2c-s3c2410.h>
33*4882a593Smuzhiyun #include <linux/platform_data/mtd-nand-s3c2410.h>
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <net/ax88796.h>
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #include <asm/irq.h>
38*4882a593Smuzhiyun #include <asm/mach/arch.h>
39*4882a593Smuzhiyun #include <asm/mach/map.h>
40*4882a593Smuzhiyun #include <asm/mach/irq.h>
41*4882a593Smuzhiyun #include <asm/mach-types.h>
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #include <linux/platform_data/fb-s3c2410.h>
44*4882a593Smuzhiyun #include "regs-gpio.h"
45*4882a593Smuzhiyun #include "gpio-samsung.h"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include "cpu.h"
48*4882a593Smuzhiyun #include <linux/soc/samsung/s3c-cpu-freq.h>
49*4882a593Smuzhiyun #include "devs.h"
50*4882a593Smuzhiyun #include "gpio-cfg.h"
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #include "bast.h"
53*4882a593Smuzhiyun #include "s3c24xx.h"
54*4882a593Smuzhiyun #include "simtec.h"
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun #define COPYRIGHT ", Copyright 2004-2008 Simtec Electronics"
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun /* macros for virtual address mods for the io space entries */
59*4882a593Smuzhiyun #define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
60*4882a593Smuzhiyun #define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
61*4882a593Smuzhiyun #define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
62*4882a593Smuzhiyun #define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* macros to modify the physical addresses for io space */
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
67*4882a593Smuzhiyun #define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
68*4882a593Smuzhiyun #define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
69*4882a593Smuzhiyun #define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun static struct map_desc bast_iodesc[] __initdata = {
72*4882a593Smuzhiyun /* ISA IO areas */
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun .virtual = (u32)S3C24XX_VA_ISA_BYTE,
75*4882a593Smuzhiyun .pfn = PA_CS2(BAST_PA_ISAIO),
76*4882a593Smuzhiyun .length = SZ_16M,
77*4882a593Smuzhiyun .type = MT_DEVICE,
78*4882a593Smuzhiyun }, {
79*4882a593Smuzhiyun .virtual = (u32)S3C24XX_VA_ISA_WORD,
80*4882a593Smuzhiyun .pfn = PA_CS3(BAST_PA_ISAIO),
81*4882a593Smuzhiyun .length = SZ_16M,
82*4882a593Smuzhiyun .type = MT_DEVICE,
83*4882a593Smuzhiyun },
84*4882a593Smuzhiyun /* bast CPLD control registers, and external interrupt controls */
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun .virtual = (u32)BAST_VA_CTRL1,
87*4882a593Smuzhiyun .pfn = __phys_to_pfn(BAST_PA_CTRL1),
88*4882a593Smuzhiyun .length = SZ_1M,
89*4882a593Smuzhiyun .type = MT_DEVICE,
90*4882a593Smuzhiyun }, {
91*4882a593Smuzhiyun .virtual = (u32)BAST_VA_CTRL2,
92*4882a593Smuzhiyun .pfn = __phys_to_pfn(BAST_PA_CTRL2),
93*4882a593Smuzhiyun .length = SZ_1M,
94*4882a593Smuzhiyun .type = MT_DEVICE,
95*4882a593Smuzhiyun }, {
96*4882a593Smuzhiyun .virtual = (u32)BAST_VA_CTRL3,
97*4882a593Smuzhiyun .pfn = __phys_to_pfn(BAST_PA_CTRL3),
98*4882a593Smuzhiyun .length = SZ_1M,
99*4882a593Smuzhiyun .type = MT_DEVICE,
100*4882a593Smuzhiyun }, {
101*4882a593Smuzhiyun .virtual = (u32)BAST_VA_CTRL4,
102*4882a593Smuzhiyun .pfn = __phys_to_pfn(BAST_PA_CTRL4),
103*4882a593Smuzhiyun .length = SZ_1M,
104*4882a593Smuzhiyun .type = MT_DEVICE,
105*4882a593Smuzhiyun },
106*4882a593Smuzhiyun /* PC104 IRQ mux */
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun .virtual = (u32)BAST_VA_PC104_IRQREQ,
109*4882a593Smuzhiyun .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
110*4882a593Smuzhiyun .length = SZ_1M,
111*4882a593Smuzhiyun .type = MT_DEVICE,
112*4882a593Smuzhiyun }, {
113*4882a593Smuzhiyun .virtual = (u32)BAST_VA_PC104_IRQRAW,
114*4882a593Smuzhiyun .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
115*4882a593Smuzhiyun .length = SZ_1M,
116*4882a593Smuzhiyun .type = MT_DEVICE,
117*4882a593Smuzhiyun }, {
118*4882a593Smuzhiyun .virtual = (u32)BAST_VA_PC104_IRQMASK,
119*4882a593Smuzhiyun .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
120*4882a593Smuzhiyun .length = SZ_1M,
121*4882a593Smuzhiyun .type = MT_DEVICE,
122*4882a593Smuzhiyun },
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun /* peripheral space... one for each of fast/slow/byte/16bit */
125*4882a593Smuzhiyun /* note, ide is only decoded in word space, even though some registers
126*4882a593Smuzhiyun * are only 8bit */
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun /* slow, byte */
129*4882a593Smuzhiyun { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
130*4882a593Smuzhiyun { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
131*4882a593Smuzhiyun { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* slow, word */
134*4882a593Smuzhiyun { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
135*4882a593Smuzhiyun { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
136*4882a593Smuzhiyun { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* fast, byte */
139*4882a593Smuzhiyun { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
140*4882a593Smuzhiyun { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
141*4882a593Smuzhiyun { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun /* fast, word */
144*4882a593Smuzhiyun { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
145*4882a593Smuzhiyun { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
146*4882a593Smuzhiyun { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
150*4882a593Smuzhiyun #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
151*4882a593Smuzhiyun #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
154*4882a593Smuzhiyun [0] = {
155*4882a593Smuzhiyun .hwport = 0,
156*4882a593Smuzhiyun .flags = 0,
157*4882a593Smuzhiyun .ucon = UCON,
158*4882a593Smuzhiyun .ulcon = ULCON,
159*4882a593Smuzhiyun .ufcon = UFCON,
160*4882a593Smuzhiyun },
161*4882a593Smuzhiyun [1] = {
162*4882a593Smuzhiyun .hwport = 1,
163*4882a593Smuzhiyun .flags = 0,
164*4882a593Smuzhiyun .ucon = UCON,
165*4882a593Smuzhiyun .ulcon = ULCON,
166*4882a593Smuzhiyun .ufcon = UFCON,
167*4882a593Smuzhiyun },
168*4882a593Smuzhiyun /* port 2 is not actually used */
169*4882a593Smuzhiyun [2] = {
170*4882a593Smuzhiyun .hwport = 2,
171*4882a593Smuzhiyun .flags = 0,
172*4882a593Smuzhiyun .ucon = UCON,
173*4882a593Smuzhiyun .ulcon = ULCON,
174*4882a593Smuzhiyun .ufcon = UFCON,
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* NAND Flash on BAST board */
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun #ifdef CONFIG_PM
bast_pm_suspend(void)181*4882a593Smuzhiyun static int bast_pm_suspend(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun /* ensure that an nRESET is not generated on resume. */
184*4882a593Smuzhiyun gpio_direction_output(S3C2410_GPA(21), 1);
185*4882a593Smuzhiyun return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
bast_pm_resume(void)188*4882a593Smuzhiyun static void bast_pm_resume(void)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun s3c_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun #else
194*4882a593Smuzhiyun #define bast_pm_suspend NULL
195*4882a593Smuzhiyun #define bast_pm_resume NULL
196*4882a593Smuzhiyun #endif
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun static struct syscore_ops bast_pm_syscore_ops = {
199*4882a593Smuzhiyun .suspend = bast_pm_suspend,
200*4882a593Smuzhiyun .resume = bast_pm_resume,
201*4882a593Smuzhiyun };
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun static int smartmedia_map[] = { 0 };
204*4882a593Smuzhiyun static int chip0_map[] = { 1 };
205*4882a593Smuzhiyun static int chip1_map[] = { 2 };
206*4882a593Smuzhiyun static int chip2_map[] = { 3 };
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun static struct mtd_partition __initdata bast_default_nand_part[] = {
209*4882a593Smuzhiyun [0] = {
210*4882a593Smuzhiyun .name = "Boot Agent",
211*4882a593Smuzhiyun .size = SZ_16K,
212*4882a593Smuzhiyun .offset = 0,
213*4882a593Smuzhiyun },
214*4882a593Smuzhiyun [1] = {
215*4882a593Smuzhiyun .name = "/boot",
216*4882a593Smuzhiyun .size = SZ_4M - SZ_16K,
217*4882a593Smuzhiyun .offset = SZ_16K,
218*4882a593Smuzhiyun },
219*4882a593Smuzhiyun [2] = {
220*4882a593Smuzhiyun .name = "user",
221*4882a593Smuzhiyun .offset = SZ_4M,
222*4882a593Smuzhiyun .size = MTDPART_SIZ_FULL,
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* the bast has 4 selectable slots for nand-flash, the three
227*4882a593Smuzhiyun * on-board chip areas, as well as the external SmartMedia
228*4882a593Smuzhiyun * slot.
229*4882a593Smuzhiyun *
230*4882a593Smuzhiyun * Note, there is no current hot-plug support for the SmartMedia
231*4882a593Smuzhiyun * socket.
232*4882a593Smuzhiyun */
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun static struct s3c2410_nand_set __initdata bast_nand_sets[] = {
235*4882a593Smuzhiyun [0] = {
236*4882a593Smuzhiyun .name = "SmartMedia",
237*4882a593Smuzhiyun .nr_chips = 1,
238*4882a593Smuzhiyun .nr_map = smartmedia_map,
239*4882a593Smuzhiyun .options = NAND_SCAN_SILENT_NODEV,
240*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
241*4882a593Smuzhiyun .partitions = bast_default_nand_part,
242*4882a593Smuzhiyun },
243*4882a593Smuzhiyun [1] = {
244*4882a593Smuzhiyun .name = "chip0",
245*4882a593Smuzhiyun .nr_chips = 1,
246*4882a593Smuzhiyun .nr_map = chip0_map,
247*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
248*4882a593Smuzhiyun .partitions = bast_default_nand_part,
249*4882a593Smuzhiyun },
250*4882a593Smuzhiyun [2] = {
251*4882a593Smuzhiyun .name = "chip1",
252*4882a593Smuzhiyun .nr_chips = 1,
253*4882a593Smuzhiyun .nr_map = chip1_map,
254*4882a593Smuzhiyun .options = NAND_SCAN_SILENT_NODEV,
255*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
256*4882a593Smuzhiyun .partitions = bast_default_nand_part,
257*4882a593Smuzhiyun },
258*4882a593Smuzhiyun [3] = {
259*4882a593Smuzhiyun .name = "chip2",
260*4882a593Smuzhiyun .nr_chips = 1,
261*4882a593Smuzhiyun .nr_map = chip2_map,
262*4882a593Smuzhiyun .options = NAND_SCAN_SILENT_NODEV,
263*4882a593Smuzhiyun .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
264*4882a593Smuzhiyun .partitions = bast_default_nand_part,
265*4882a593Smuzhiyun }
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
bast_nand_select(struct s3c2410_nand_set * set,int slot)268*4882a593Smuzhiyun static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun unsigned int tmp;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun slot = set->nr_map[slot] & 3;
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
275*4882a593Smuzhiyun slot, set, set->nr_map);
276*4882a593Smuzhiyun
277*4882a593Smuzhiyun tmp = __raw_readb(BAST_VA_CTRL2);
278*4882a593Smuzhiyun tmp &= BAST_CPLD_CTLR2_IDERST;
279*4882a593Smuzhiyun tmp |= slot;
280*4882a593Smuzhiyun tmp |= BAST_CPLD_CTRL2_WNAND;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun __raw_writeb(tmp, BAST_VA_CTRL2);
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static struct s3c2410_platform_nand __initdata bast_nand_info = {
288*4882a593Smuzhiyun .tacls = 30,
289*4882a593Smuzhiyun .twrph0 = 60,
290*4882a593Smuzhiyun .twrph1 = 60,
291*4882a593Smuzhiyun .nr_sets = ARRAY_SIZE(bast_nand_sets),
292*4882a593Smuzhiyun .sets = bast_nand_sets,
293*4882a593Smuzhiyun .select_chip = bast_nand_select,
294*4882a593Smuzhiyun .engine_type = NAND_ECC_ENGINE_TYPE_SOFT,
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* DM9000 */
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static struct resource bast_dm9k_resource[] = {
300*4882a593Smuzhiyun [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_DM9000, 4),
301*4882a593Smuzhiyun [1] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_DM9000 + 0x40, 0x40),
302*4882a593Smuzhiyun [2] = DEFINE_RES_NAMED(BAST_IRQ_DM9000 , 1, NULL, IORESOURCE_IRQ \
303*4882a593Smuzhiyun | IORESOURCE_IRQ_HIGHLEVEL),
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun /* for the moment we limit ourselves to 16bit IO until some
307*4882a593Smuzhiyun * better IO routines can be written and tested
308*4882a593Smuzhiyun */
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun static struct dm9000_plat_data bast_dm9k_platdata = {
311*4882a593Smuzhiyun .flags = DM9000_PLATF_16BITONLY,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static struct platform_device bast_device_dm9k = {
315*4882a593Smuzhiyun .name = "dm9000",
316*4882a593Smuzhiyun .id = 0,
317*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(bast_dm9k_resource),
318*4882a593Smuzhiyun .resource = bast_dm9k_resource,
319*4882a593Smuzhiyun .dev = {
320*4882a593Smuzhiyun .platform_data = &bast_dm9k_platdata,
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* serial devices */
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun #define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
327*4882a593Smuzhiyun #define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
328*4882a593Smuzhiyun #define SERIAL_CLK (1843200)
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static struct plat_serial8250_port bast_sio_data[] = {
331*4882a593Smuzhiyun [0] = {
332*4882a593Smuzhiyun .mapbase = SERIAL_BASE + 0x2f8,
333*4882a593Smuzhiyun .irq = BAST_IRQ_PCSERIAL1,
334*4882a593Smuzhiyun .flags = SERIAL_FLAGS,
335*4882a593Smuzhiyun .iotype = UPIO_MEM,
336*4882a593Smuzhiyun .regshift = 0,
337*4882a593Smuzhiyun .uartclk = SERIAL_CLK,
338*4882a593Smuzhiyun },
339*4882a593Smuzhiyun [1] = {
340*4882a593Smuzhiyun .mapbase = SERIAL_BASE + 0x3f8,
341*4882a593Smuzhiyun .irq = BAST_IRQ_PCSERIAL2,
342*4882a593Smuzhiyun .flags = SERIAL_FLAGS,
343*4882a593Smuzhiyun .iotype = UPIO_MEM,
344*4882a593Smuzhiyun .regshift = 0,
345*4882a593Smuzhiyun .uartclk = SERIAL_CLK,
346*4882a593Smuzhiyun },
347*4882a593Smuzhiyun { }
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun static struct platform_device bast_sio = {
351*4882a593Smuzhiyun .name = "serial8250",
352*4882a593Smuzhiyun .id = PLAT8250_DEV_PLATFORM,
353*4882a593Smuzhiyun .dev = {
354*4882a593Smuzhiyun .platform_data = &bast_sio_data,
355*4882a593Smuzhiyun },
356*4882a593Smuzhiyun };
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* we have devices on the bus which cannot work much over the
359*4882a593Smuzhiyun * standard 100KHz i2c bus frequency
360*4882a593Smuzhiyun */
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
363*4882a593Smuzhiyun .flags = 0,
364*4882a593Smuzhiyun .slave_addr = 0x10,
365*4882a593Smuzhiyun .frequency = 100*1000,
366*4882a593Smuzhiyun };
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun /* Asix AX88796 10/100 ethernet controller */
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun static struct ax_plat_data bast_asix_platdata = {
371*4882a593Smuzhiyun .flags = AXFLG_MAC_FROMDEV,
372*4882a593Smuzhiyun .wordlength = 2,
373*4882a593Smuzhiyun .dcr_val = 0x48,
374*4882a593Smuzhiyun .rcr_val = 0x40,
375*4882a593Smuzhiyun };
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun static struct resource bast_asix_resource[] = {
378*4882a593Smuzhiyun [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET, 0x18 * 0x20),
379*4882a593Smuzhiyun [1] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20), 1),
380*4882a593Smuzhiyun [2] = DEFINE_RES_IRQ(BAST_IRQ_ASIX),
381*4882a593Smuzhiyun };
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun static struct platform_device bast_device_asix = {
384*4882a593Smuzhiyun .name = "ax88796",
385*4882a593Smuzhiyun .id = 0,
386*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(bast_asix_resource),
387*4882a593Smuzhiyun .resource = bast_asix_resource,
388*4882a593Smuzhiyun .dev = {
389*4882a593Smuzhiyun .platform_data = &bast_asix_platdata
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun };
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* Asix AX88796 10/100 ethernet controller parallel port */
394*4882a593Smuzhiyun
395*4882a593Smuzhiyun static struct resource bast_asixpp_resource[] = {
396*4882a593Smuzhiyun [0] = DEFINE_RES_MEM(S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20), \
397*4882a593Smuzhiyun 0x30 * 0x20),
398*4882a593Smuzhiyun };
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun static struct platform_device bast_device_axpp = {
401*4882a593Smuzhiyun .name = "ax88796-pp",
402*4882a593Smuzhiyun .id = 0,
403*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(bast_asixpp_resource),
404*4882a593Smuzhiyun .resource = bast_asixpp_resource,
405*4882a593Smuzhiyun };
406*4882a593Smuzhiyun
407*4882a593Smuzhiyun /* LCD/VGA controller */
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun static struct s3c2410fb_display __initdata bast_lcd_info[] = {
410*4882a593Smuzhiyun {
411*4882a593Smuzhiyun .type = S3C2410_LCDCON1_TFT,
412*4882a593Smuzhiyun .width = 640,
413*4882a593Smuzhiyun .height = 480,
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun .pixclock = 33333,
416*4882a593Smuzhiyun .xres = 640,
417*4882a593Smuzhiyun .yres = 480,
418*4882a593Smuzhiyun .bpp = 4,
419*4882a593Smuzhiyun .left_margin = 40,
420*4882a593Smuzhiyun .right_margin = 20,
421*4882a593Smuzhiyun .hsync_len = 88,
422*4882a593Smuzhiyun .upper_margin = 30,
423*4882a593Smuzhiyun .lower_margin = 32,
424*4882a593Smuzhiyun .vsync_len = 3,
425*4882a593Smuzhiyun
426*4882a593Smuzhiyun .lcdcon5 = 0x00014b02,
427*4882a593Smuzhiyun },
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun .type = S3C2410_LCDCON1_TFT,
430*4882a593Smuzhiyun .width = 640,
431*4882a593Smuzhiyun .height = 480,
432*4882a593Smuzhiyun
433*4882a593Smuzhiyun .pixclock = 33333,
434*4882a593Smuzhiyun .xres = 640,
435*4882a593Smuzhiyun .yres = 480,
436*4882a593Smuzhiyun .bpp = 8,
437*4882a593Smuzhiyun .left_margin = 40,
438*4882a593Smuzhiyun .right_margin = 20,
439*4882a593Smuzhiyun .hsync_len = 88,
440*4882a593Smuzhiyun .upper_margin = 30,
441*4882a593Smuzhiyun .lower_margin = 32,
442*4882a593Smuzhiyun .vsync_len = 3,
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun .lcdcon5 = 0x00014b02,
445*4882a593Smuzhiyun },
446*4882a593Smuzhiyun {
447*4882a593Smuzhiyun .type = S3C2410_LCDCON1_TFT,
448*4882a593Smuzhiyun .width = 640,
449*4882a593Smuzhiyun .height = 480,
450*4882a593Smuzhiyun
451*4882a593Smuzhiyun .pixclock = 33333,
452*4882a593Smuzhiyun .xres = 640,
453*4882a593Smuzhiyun .yres = 480,
454*4882a593Smuzhiyun .bpp = 16,
455*4882a593Smuzhiyun .left_margin = 40,
456*4882a593Smuzhiyun .right_margin = 20,
457*4882a593Smuzhiyun .hsync_len = 88,
458*4882a593Smuzhiyun .upper_margin = 30,
459*4882a593Smuzhiyun .lower_margin = 32,
460*4882a593Smuzhiyun .vsync_len = 3,
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun .lcdcon5 = 0x00014b02,
463*4882a593Smuzhiyun },
464*4882a593Smuzhiyun };
465*4882a593Smuzhiyun
466*4882a593Smuzhiyun /* LCD/VGA controller */
467*4882a593Smuzhiyun
468*4882a593Smuzhiyun static struct s3c2410fb_mach_info __initdata bast_fb_info = {
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun .displays = bast_lcd_info,
471*4882a593Smuzhiyun .num_displays = ARRAY_SIZE(bast_lcd_info),
472*4882a593Smuzhiyun .default_display = 1,
473*4882a593Smuzhiyun };
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /* I2C devices fitted. */
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun static struct i2c_board_info bast_i2c_devs[] __initdata = {
478*4882a593Smuzhiyun {
479*4882a593Smuzhiyun I2C_BOARD_INFO("tlv320aic23", 0x1a),
480*4882a593Smuzhiyun }, {
481*4882a593Smuzhiyun I2C_BOARD_INFO("simtec-pmu", 0x6b),
482*4882a593Smuzhiyun }, {
483*4882a593Smuzhiyun I2C_BOARD_INFO("ch7013", 0x75),
484*4882a593Smuzhiyun },
485*4882a593Smuzhiyun };
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun static struct s3c_hwmon_pdata bast_hwmon_info = {
488*4882a593Smuzhiyun /* LCD contrast (0-6.6V) */
489*4882a593Smuzhiyun .in[0] = &(struct s3c_hwmon_chcfg) {
490*4882a593Smuzhiyun .name = "lcd-contrast",
491*4882a593Smuzhiyun .mult = 3300,
492*4882a593Smuzhiyun .div = 512,
493*4882a593Smuzhiyun },
494*4882a593Smuzhiyun /* LED current feedback */
495*4882a593Smuzhiyun .in[1] = &(struct s3c_hwmon_chcfg) {
496*4882a593Smuzhiyun .name = "led-feedback",
497*4882a593Smuzhiyun .mult = 3300,
498*4882a593Smuzhiyun .div = 1024,
499*4882a593Smuzhiyun },
500*4882a593Smuzhiyun /* LCD feedback (0-6.6V) */
501*4882a593Smuzhiyun .in[2] = &(struct s3c_hwmon_chcfg) {
502*4882a593Smuzhiyun .name = "lcd-feedback",
503*4882a593Smuzhiyun .mult = 3300,
504*4882a593Smuzhiyun .div = 512,
505*4882a593Smuzhiyun },
506*4882a593Smuzhiyun /* Vcore (1.8-2.0V), Vref 3.3V */
507*4882a593Smuzhiyun .in[3] = &(struct s3c_hwmon_chcfg) {
508*4882a593Smuzhiyun .name = "vcore",
509*4882a593Smuzhiyun .mult = 3300,
510*4882a593Smuzhiyun .div = 1024,
511*4882a593Smuzhiyun },
512*4882a593Smuzhiyun };
513*4882a593Smuzhiyun
514*4882a593Smuzhiyun /* Standard BAST devices */
515*4882a593Smuzhiyun // cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
516*4882a593Smuzhiyun
517*4882a593Smuzhiyun static struct platform_device *bast_devices[] __initdata = {
518*4882a593Smuzhiyun &s3c2410_device_dclk,
519*4882a593Smuzhiyun &s3c_device_ohci,
520*4882a593Smuzhiyun &s3c_device_lcd,
521*4882a593Smuzhiyun &s3c_device_wdt,
522*4882a593Smuzhiyun &s3c_device_i2c0,
523*4882a593Smuzhiyun &s3c_device_rtc,
524*4882a593Smuzhiyun &s3c_device_nand,
525*4882a593Smuzhiyun &s3c_device_adc,
526*4882a593Smuzhiyun &s3c_device_hwmon,
527*4882a593Smuzhiyun &bast_device_dm9k,
528*4882a593Smuzhiyun &bast_device_asix,
529*4882a593Smuzhiyun &bast_device_axpp,
530*4882a593Smuzhiyun &bast_sio,
531*4882a593Smuzhiyun };
532*4882a593Smuzhiyun
533*4882a593Smuzhiyun static struct s3c_cpufreq_board __initdata bast_cpufreq = {
534*4882a593Smuzhiyun .refresh = 7800, /* 7.8usec */
535*4882a593Smuzhiyun .auto_io = 1,
536*4882a593Smuzhiyun .need_io = 1,
537*4882a593Smuzhiyun };
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun static struct s3c24xx_audio_simtec_pdata __initdata bast_audio = {
540*4882a593Smuzhiyun .have_mic = 1,
541*4882a593Smuzhiyun .have_lout = 1,
542*4882a593Smuzhiyun };
543*4882a593Smuzhiyun
bast_map_io(void)544*4882a593Smuzhiyun static void __init bast_map_io(void)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun s3c_hwmon_set_platdata(&bast_hwmon_info);
547*4882a593Smuzhiyun
548*4882a593Smuzhiyun s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
549*4882a593Smuzhiyun s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
550*4882a593Smuzhiyun s3c24xx_set_timer_source(S3C24XX_PWM3, S3C24XX_PWM4);
551*4882a593Smuzhiyun }
552*4882a593Smuzhiyun
bast_init_time(void)553*4882a593Smuzhiyun static void __init bast_init_time(void)
554*4882a593Smuzhiyun {
555*4882a593Smuzhiyun s3c2410_init_clocks(12000000);
556*4882a593Smuzhiyun s3c24xx_timer_init();
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun
bast_init(void)559*4882a593Smuzhiyun static void __init bast_init(void)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun register_syscore_ops(&bast_pm_syscore_ops);
562*4882a593Smuzhiyun
563*4882a593Smuzhiyun s3c_i2c0_set_platdata(&bast_i2c_info);
564*4882a593Smuzhiyun s3c_nand_set_platdata(&bast_nand_info);
565*4882a593Smuzhiyun s3c24xx_fb_set_platdata(&bast_fb_info);
566*4882a593Smuzhiyun platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun i2c_register_board_info(0, bast_i2c_devs,
569*4882a593Smuzhiyun ARRAY_SIZE(bast_i2c_devs));
570*4882a593Smuzhiyun
571*4882a593Smuzhiyun usb_simtec_init();
572*4882a593Smuzhiyun nor_simtec_init();
573*4882a593Smuzhiyun simtec_audio_add(NULL, true, &bast_audio);
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun WARN_ON(gpio_request(S3C2410_GPA(21), "bast nreset"));
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun s3c_cpufreq_setboard(&bast_cpufreq);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun MACHINE_START(BAST, "Simtec-BAST")
581*4882a593Smuzhiyun /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
582*4882a593Smuzhiyun .atag_offset = 0x100,
583*4882a593Smuzhiyun .map_io = bast_map_io,
584*4882a593Smuzhiyun .init_irq = s3c2410_init_irq,
585*4882a593Smuzhiyun .init_machine = bast_init,
586*4882a593Smuzhiyun .init_time = bast_init_time,
587*4882a593Smuzhiyun MACHINE_END
588