1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2008 Openmoko, Inc.
4*4882a593Smuzhiyun // Copyright 2008 Simtec Electronics
5*4882a593Smuzhiyun // Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun // http://armlinux.simtec.co.uk/
7*4882a593Smuzhiyun // Copyright 2009 Kwangwoo Lee
8*4882a593Smuzhiyun // Kwangwoo Lee <kwangwoo.lee@gmail.com>
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/kernel.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/interrupt.h>
13*4882a593Smuzhiyun #include <linux/list.h>
14*4882a593Smuzhiyun #include <linux/timer.h>
15*4882a593Smuzhiyun #include <linux/init.h>
16*4882a593Smuzhiyun #include <linux/serial_core.h>
17*4882a593Smuzhiyun #include <linux/serial_s3c.h>
18*4882a593Smuzhiyun #include <linux/platform_device.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/i2c.h>
21*4882a593Smuzhiyun #include <linux/fb.h>
22*4882a593Smuzhiyun #include <linux/gpio.h>
23*4882a593Smuzhiyun #include <linux/delay.h>
24*4882a593Smuzhiyun #include <linux/dm9000.h>
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #include <video/platform_lcd.h>
27*4882a593Smuzhiyun #include <video/samsung_fimd.h>
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <asm/mach/arch.h>
30*4882a593Smuzhiyun #include <asm/mach/map.h>
31*4882a593Smuzhiyun #include <asm/mach/irq.h>
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #include "map.h"
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #include <asm/irq.h>
36*4882a593Smuzhiyun #include <asm/mach-types.h>
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #include <linux/platform_data/i2c-s3c2410.h>
39*4882a593Smuzhiyun #include "fb.h"
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun #include "devs.h"
42*4882a593Smuzhiyun #include "cpu.h"
43*4882a593Smuzhiyun #include <mach/irqs.h>
44*4882a593Smuzhiyun #include "regs-gpio.h"
45*4882a593Smuzhiyun #include "gpio-samsung.h"
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun #include "s3c64xx.h"
48*4882a593Smuzhiyun #include "regs-modem-s3c64xx.h"
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* DM9000 */
51*4882a593Smuzhiyun #define ANW6410_PA_DM9000 (0x18000000)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun /* A hardware buffer to control external devices is mapped at 0x30000000.
54*4882a593Smuzhiyun * It can not be read. So current status must be kept in anw6410_extdev_status.
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun #define ANW6410_VA_EXTDEV S3C_ADDR(0x02000000)
57*4882a593Smuzhiyun #define ANW6410_PA_EXTDEV (0x30000000)
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun #define ANW6410_EN_DM9000 (1<<11)
60*4882a593Smuzhiyun #define ANW6410_EN_LCD (1<<14)
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun static __u32 anw6410_extdev_status;
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct s3c2410_uartcfg anw6410_uartcfgs[] __initdata = {
65*4882a593Smuzhiyun [0] = {
66*4882a593Smuzhiyun .hwport = 0,
67*4882a593Smuzhiyun .flags = 0,
68*4882a593Smuzhiyun .ucon = 0x3c5,
69*4882a593Smuzhiyun .ulcon = 0x03,
70*4882a593Smuzhiyun .ufcon = 0x51,
71*4882a593Smuzhiyun },
72*4882a593Smuzhiyun [1] = {
73*4882a593Smuzhiyun .hwport = 1,
74*4882a593Smuzhiyun .flags = 0,
75*4882a593Smuzhiyun .ucon = 0x3c5,
76*4882a593Smuzhiyun .ulcon = 0x03,
77*4882a593Smuzhiyun .ufcon = 0x51,
78*4882a593Smuzhiyun },
79*4882a593Smuzhiyun };
80*4882a593Smuzhiyun
81*4882a593Smuzhiyun /* framebuffer and LCD setup. */
anw6410_lcd_mode_set(void)82*4882a593Smuzhiyun static void __init anw6410_lcd_mode_set(void)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun u32 tmp;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* set the LCD type */
87*4882a593Smuzhiyun tmp = __raw_readl(S3C64XX_SPCON);
88*4882a593Smuzhiyun tmp &= ~S3C64XX_SPCON_LCD_SEL_MASK;
89*4882a593Smuzhiyun tmp |= S3C64XX_SPCON_LCD_SEL_RGB;
90*4882a593Smuzhiyun __raw_writel(tmp, S3C64XX_SPCON);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* remove the LCD bypass */
93*4882a593Smuzhiyun tmp = __raw_readl(S3C64XX_MODEM_MIFPCON);
94*4882a593Smuzhiyun tmp &= ~MIFPCON_LCD_BYPASS;
95*4882a593Smuzhiyun __raw_writel(tmp, S3C64XX_MODEM_MIFPCON);
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* GPF1 = LCD panel power
99*4882a593Smuzhiyun * GPF4 = LCD backlight control
100*4882a593Smuzhiyun */
anw6410_lcd_power_set(struct plat_lcd_data * pd,unsigned int power)101*4882a593Smuzhiyun static void anw6410_lcd_power_set(struct plat_lcd_data *pd,
102*4882a593Smuzhiyun unsigned int power)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun if (power) {
105*4882a593Smuzhiyun anw6410_extdev_status |= (ANW6410_EN_LCD << 16);
106*4882a593Smuzhiyun __raw_writel(anw6410_extdev_status, ANW6410_VA_EXTDEV);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun gpio_direction_output(S3C64XX_GPF(1), 1);
109*4882a593Smuzhiyun gpio_direction_output(S3C64XX_GPF(4), 1);
110*4882a593Smuzhiyun } else {
111*4882a593Smuzhiyun anw6410_extdev_status &= ~(ANW6410_EN_LCD << 16);
112*4882a593Smuzhiyun __raw_writel(anw6410_extdev_status, ANW6410_VA_EXTDEV);
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun gpio_direction_output(S3C64XX_GPF(1), 0);
115*4882a593Smuzhiyun gpio_direction_output(S3C64XX_GPF(4), 0);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static struct plat_lcd_data anw6410_lcd_power_data = {
120*4882a593Smuzhiyun .set_power = anw6410_lcd_power_set,
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct platform_device anw6410_lcd_powerdev = {
124*4882a593Smuzhiyun .name = "platform-lcd",
125*4882a593Smuzhiyun .dev.parent = &s3c_device_fb.dev,
126*4882a593Smuzhiyun .dev.platform_data = &anw6410_lcd_power_data,
127*4882a593Smuzhiyun };
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun static struct s3c_fb_pd_win anw6410_fb_win0 = {
130*4882a593Smuzhiyun .max_bpp = 32,
131*4882a593Smuzhiyun .default_bpp = 16,
132*4882a593Smuzhiyun .xres = 800,
133*4882a593Smuzhiyun .yres = 480,
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static struct fb_videomode anw6410_lcd_timing = {
137*4882a593Smuzhiyun .left_margin = 8,
138*4882a593Smuzhiyun .right_margin = 13,
139*4882a593Smuzhiyun .upper_margin = 7,
140*4882a593Smuzhiyun .lower_margin = 5,
141*4882a593Smuzhiyun .hsync_len = 3,
142*4882a593Smuzhiyun .vsync_len = 1,
143*4882a593Smuzhiyun .xres = 800,
144*4882a593Smuzhiyun .yres = 480,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /* 405566 clocks per frame => 60Hz refresh requires 24333960Hz clock */
148*4882a593Smuzhiyun static struct s3c_fb_platdata anw6410_lcd_pdata __initdata = {
149*4882a593Smuzhiyun .setup_gpio = s3c64xx_fb_gpio_setup_24bpp,
150*4882a593Smuzhiyun .vtiming = &anw6410_lcd_timing,
151*4882a593Smuzhiyun .win[0] = &anw6410_fb_win0,
152*4882a593Smuzhiyun .vidcon0 = VIDCON0_VIDOUT_RGB | VIDCON0_PNRMODE_RGB,
153*4882a593Smuzhiyun .vidcon1 = VIDCON1_INV_HSYNC | VIDCON1_INV_VSYNC,
154*4882a593Smuzhiyun };
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* DM9000AEP 10/100 ethernet controller */
anw6410_dm9000_enable(void)157*4882a593Smuzhiyun static void __init anw6410_dm9000_enable(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun anw6410_extdev_status |= (ANW6410_EN_DM9000 << 16);
160*4882a593Smuzhiyun __raw_writel(anw6410_extdev_status, ANW6410_VA_EXTDEV);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static struct resource anw6410_dm9000_resource[] = {
164*4882a593Smuzhiyun [0] = DEFINE_RES_MEM(ANW6410_PA_DM9000, 4),
165*4882a593Smuzhiyun [1] = DEFINE_RES_MEM(ANW6410_PA_DM9000 + 4, 501),
166*4882a593Smuzhiyun [2] = DEFINE_RES_NAMED(IRQ_EINT(15), 1, NULL, IORESOURCE_IRQ \
167*4882a593Smuzhiyun | IRQF_TRIGGER_HIGH),
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun static struct dm9000_plat_data anw6410_dm9000_pdata = {
171*4882a593Smuzhiyun .flags = (DM9000_PLATF_16BITONLY | DM9000_PLATF_NO_EEPROM),
172*4882a593Smuzhiyun /* dev_addr can be set to provide hwaddr. */
173*4882a593Smuzhiyun };
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun static struct platform_device anw6410_device_eth = {
176*4882a593Smuzhiyun .name = "dm9000",
177*4882a593Smuzhiyun .id = -1,
178*4882a593Smuzhiyun .num_resources = ARRAY_SIZE(anw6410_dm9000_resource),
179*4882a593Smuzhiyun .resource = anw6410_dm9000_resource,
180*4882a593Smuzhiyun .dev = {
181*4882a593Smuzhiyun .platform_data = &anw6410_dm9000_pdata,
182*4882a593Smuzhiyun },
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static struct map_desc anw6410_iodesc[] __initdata = {
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun .virtual = (unsigned long)ANW6410_VA_EXTDEV,
188*4882a593Smuzhiyun .pfn = __phys_to_pfn(ANW6410_PA_EXTDEV),
189*4882a593Smuzhiyun .length = SZ_64K,
190*4882a593Smuzhiyun .type = MT_DEVICE,
191*4882a593Smuzhiyun },
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun static struct platform_device *anw6410_devices[] __initdata = {
195*4882a593Smuzhiyun &s3c_device_fb,
196*4882a593Smuzhiyun &anw6410_lcd_powerdev,
197*4882a593Smuzhiyun &anw6410_device_eth,
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun
anw6410_map_io(void)200*4882a593Smuzhiyun static void __init anw6410_map_io(void)
201*4882a593Smuzhiyun {
202*4882a593Smuzhiyun s3c64xx_init_io(anw6410_iodesc, ARRAY_SIZE(anw6410_iodesc));
203*4882a593Smuzhiyun s3c64xx_set_xtal_freq(12000000);
204*4882a593Smuzhiyun s3c24xx_init_uarts(anw6410_uartcfgs, ARRAY_SIZE(anw6410_uartcfgs));
205*4882a593Smuzhiyun s3c64xx_set_timer_source(S3C64XX_PWM3, S3C64XX_PWM4);
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun anw6410_lcd_mode_set();
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
anw6410_machine_init(void)210*4882a593Smuzhiyun static void __init anw6410_machine_init(void)
211*4882a593Smuzhiyun {
212*4882a593Smuzhiyun s3c_fb_set_platdata(&anw6410_lcd_pdata);
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun gpio_request(S3C64XX_GPF(1), "panel power");
215*4882a593Smuzhiyun gpio_request(S3C64XX_GPF(4), "LCD backlight");
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun anw6410_dm9000_enable();
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun platform_add_devices(anw6410_devices, ARRAY_SIZE(anw6410_devices));
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun MACHINE_START(ANW6410, "A&W6410")
223*4882a593Smuzhiyun /* Maintainer: Kwangwoo Lee <kwangwoo.lee@gmail.com> */
224*4882a593Smuzhiyun .atag_offset = 0x100,
225*4882a593Smuzhiyun .nr_irqs = S3C64XX_NR_IRQS,
226*4882a593Smuzhiyun .init_irq = s3c6410_init_irq,
227*4882a593Smuzhiyun .map_io = anw6410_map_io,
228*4882a593Smuzhiyun .init_machine = anw6410_machine_init,
229*4882a593Smuzhiyun .init_time = s3c64xx_timer_init,
230*4882a593Smuzhiyun MACHINE_END
231