xref: /OK3568_Linux_fs/kernel/arch/arm/mach-s3c/mach-anubis.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0
2*4882a593Smuzhiyun //
3*4882a593Smuzhiyun // Copyright 2003-2009 Simtec Electronics
4*4882a593Smuzhiyun //	http://armlinux.simtec.co.uk/
5*4882a593Smuzhiyun //	Ben Dooks <ben@simtec.co.uk>
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <linux/kernel.h>
8*4882a593Smuzhiyun #include <linux/types.h>
9*4882a593Smuzhiyun #include <linux/interrupt.h>
10*4882a593Smuzhiyun #include <linux/list.h>
11*4882a593Smuzhiyun #include <linux/timer.h>
12*4882a593Smuzhiyun #include <linux/init.h>
13*4882a593Smuzhiyun #include <linux/gpio.h>
14*4882a593Smuzhiyun #include <linux/serial_core.h>
15*4882a593Smuzhiyun #include <linux/serial_s3c.h>
16*4882a593Smuzhiyun #include <linux/platform_device.h>
17*4882a593Smuzhiyun #include <linux/ata_platform.h>
18*4882a593Smuzhiyun #include <linux/i2c.h>
19*4882a593Smuzhiyun #include <linux/io.h>
20*4882a593Smuzhiyun #include <linux/sm501.h>
21*4882a593Smuzhiyun #include <linux/sm501-regs.h>
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #include <asm/mach/arch.h>
24*4882a593Smuzhiyun #include <asm/mach/map.h>
25*4882a593Smuzhiyun #include <asm/mach/irq.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #include <asm/irq.h>
28*4882a593Smuzhiyun #include <asm/mach-types.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #include "regs-gpio.h"
31*4882a593Smuzhiyun #include "gpio-samsung.h"
32*4882a593Smuzhiyun #include <linux/platform_data/mtd-nand-s3c2410.h>
33*4882a593Smuzhiyun #include <linux/platform_data/i2c-s3c2410.h>
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #include <linux/mtd/mtd.h>
36*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
37*4882a593Smuzhiyun #include <linux/mtd/nand_ecc.h>
38*4882a593Smuzhiyun #include <linux/mtd/partitions.h>
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #include <net/ax88796.h>
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun #include "devs.h"
43*4882a593Smuzhiyun #include "cpu.h"
44*4882a593Smuzhiyun #include <linux/platform_data/asoc-s3c24xx_simtec.h>
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #include "anubis.h"
47*4882a593Smuzhiyun #include "s3c24xx.h"
48*4882a593Smuzhiyun #include "simtec.h"
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define COPYRIGHT ", Copyright 2005-2009 Simtec Electronics"
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun static struct map_desc anubis_iodesc[] __initdata = {
53*4882a593Smuzhiyun   /* ISA IO areas */
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun   {
56*4882a593Smuzhiyun 	.virtual	= (u32)S3C24XX_VA_ISA_BYTE,
57*4882a593Smuzhiyun 	.pfn		= __phys_to_pfn(0x0),
58*4882a593Smuzhiyun 	.length		= SZ_4M,
59*4882a593Smuzhiyun 	.type		= MT_DEVICE,
60*4882a593Smuzhiyun   }, {
61*4882a593Smuzhiyun 	.virtual	= (u32)S3C24XX_VA_ISA_WORD,
62*4882a593Smuzhiyun 	.pfn		= __phys_to_pfn(0x0),
63*4882a593Smuzhiyun 	.length 	= SZ_4M,
64*4882a593Smuzhiyun 	.type		= MT_DEVICE,
65*4882a593Smuzhiyun   },
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun   /* we could possibly compress the next set down into a set of smaller tables
68*4882a593Smuzhiyun    * pagetables, but that would mean using an L2 section, and it still means
69*4882a593Smuzhiyun    * we cannot actually feed the same register to an LDR due to 16K spacing
70*4882a593Smuzhiyun    */
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun   /* CPLD control registers */
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun   {
75*4882a593Smuzhiyun 	.virtual	= (u32)ANUBIS_VA_CTRL1,
76*4882a593Smuzhiyun 	.pfn		= __phys_to_pfn(ANUBIS_PA_CTRL1),
77*4882a593Smuzhiyun 	.length		= SZ_4K,
78*4882a593Smuzhiyun 	.type		= MT_DEVICE,
79*4882a593Smuzhiyun   }, {
80*4882a593Smuzhiyun 	.virtual	= (u32)ANUBIS_VA_IDREG,
81*4882a593Smuzhiyun 	.pfn		= __phys_to_pfn(ANUBIS_PA_IDREG),
82*4882a593Smuzhiyun 	.length		= SZ_4K,
83*4882a593Smuzhiyun 	.type		= MT_DEVICE,
84*4882a593Smuzhiyun   },
85*4882a593Smuzhiyun };
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
88*4882a593Smuzhiyun #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
89*4882a593Smuzhiyun #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun static struct s3c2410_uartcfg anubis_uartcfgs[] __initdata = {
92*4882a593Smuzhiyun 	[0] = {
93*4882a593Smuzhiyun 		.hwport	     = 0,
94*4882a593Smuzhiyun 		.flags	     = 0,
95*4882a593Smuzhiyun 		.ucon	     = UCON,
96*4882a593Smuzhiyun 		.ulcon	     = ULCON,
97*4882a593Smuzhiyun 		.ufcon	     = UFCON,
98*4882a593Smuzhiyun 		.clk_sel	= S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
99*4882a593Smuzhiyun 	},
100*4882a593Smuzhiyun 	[1] = {
101*4882a593Smuzhiyun 		.hwport	     = 2,
102*4882a593Smuzhiyun 		.flags	     = 0,
103*4882a593Smuzhiyun 		.ucon	     = UCON,
104*4882a593Smuzhiyun 		.ulcon	     = ULCON,
105*4882a593Smuzhiyun 		.ufcon	     = UFCON,
106*4882a593Smuzhiyun 		.clk_sel	= S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
107*4882a593Smuzhiyun 	},
108*4882a593Smuzhiyun };
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* NAND Flash on Anubis board */
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun static int external_map[]   = { 2 };
113*4882a593Smuzhiyun static int chip0_map[]      = { 0 };
114*4882a593Smuzhiyun static int chip1_map[]      = { 1 };
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun static struct mtd_partition __initdata anubis_default_nand_part[] = {
117*4882a593Smuzhiyun 	[0] = {
118*4882a593Smuzhiyun 		.name	= "Boot Agent",
119*4882a593Smuzhiyun 		.size	= SZ_16K,
120*4882a593Smuzhiyun 		.offset	= 0,
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun 	[1] = {
123*4882a593Smuzhiyun 		.name	= "/boot",
124*4882a593Smuzhiyun 		.size	= SZ_4M - SZ_16K,
125*4882a593Smuzhiyun 		.offset	= SZ_16K,
126*4882a593Smuzhiyun 	},
127*4882a593Smuzhiyun 	[2] = {
128*4882a593Smuzhiyun 		.name	= "user1",
129*4882a593Smuzhiyun 		.offset	= SZ_4M,
130*4882a593Smuzhiyun 		.size	= SZ_32M - SZ_4M,
131*4882a593Smuzhiyun 	},
132*4882a593Smuzhiyun 	[3] = {
133*4882a593Smuzhiyun 		.name	= "user2",
134*4882a593Smuzhiyun 		.offset	= SZ_32M,
135*4882a593Smuzhiyun 		.size	= MTDPART_SIZ_FULL,
136*4882a593Smuzhiyun 	}
137*4882a593Smuzhiyun };
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun static struct mtd_partition __initdata anubis_default_nand_part_large[] = {
140*4882a593Smuzhiyun 	[0] = {
141*4882a593Smuzhiyun 		.name	= "Boot Agent",
142*4882a593Smuzhiyun 		.size	= SZ_128K,
143*4882a593Smuzhiyun 		.offset	= 0,
144*4882a593Smuzhiyun 	},
145*4882a593Smuzhiyun 	[1] = {
146*4882a593Smuzhiyun 		.name	= "/boot",
147*4882a593Smuzhiyun 		.size	= SZ_4M - SZ_128K,
148*4882a593Smuzhiyun 		.offset	= SZ_128K,
149*4882a593Smuzhiyun 	},
150*4882a593Smuzhiyun 	[2] = {
151*4882a593Smuzhiyun 		.name	= "user1",
152*4882a593Smuzhiyun 		.offset	= SZ_4M,
153*4882a593Smuzhiyun 		.size	= SZ_32M - SZ_4M,
154*4882a593Smuzhiyun 	},
155*4882a593Smuzhiyun 	[3] = {
156*4882a593Smuzhiyun 		.name	= "user2",
157*4882a593Smuzhiyun 		.offset	= SZ_32M,
158*4882a593Smuzhiyun 		.size	= MTDPART_SIZ_FULL,
159*4882a593Smuzhiyun 	}
160*4882a593Smuzhiyun };
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun /* the Anubis has 3 selectable slots for nand-flash, the two
163*4882a593Smuzhiyun  * on-board chip areas, as well as the external slot.
164*4882a593Smuzhiyun  *
165*4882a593Smuzhiyun  * Note, there is no current hot-plug support for the External
166*4882a593Smuzhiyun  * socket.
167*4882a593Smuzhiyun */
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun static struct s3c2410_nand_set __initdata anubis_nand_sets[] = {
170*4882a593Smuzhiyun 	[1] = {
171*4882a593Smuzhiyun 		.name		= "External",
172*4882a593Smuzhiyun 		.nr_chips	= 1,
173*4882a593Smuzhiyun 		.nr_map		= external_map,
174*4882a593Smuzhiyun 		.nr_partitions	= ARRAY_SIZE(anubis_default_nand_part),
175*4882a593Smuzhiyun 		.partitions	= anubis_default_nand_part,
176*4882a593Smuzhiyun 	},
177*4882a593Smuzhiyun 	[0] = {
178*4882a593Smuzhiyun 		.name		= "chip0",
179*4882a593Smuzhiyun 		.nr_chips	= 1,
180*4882a593Smuzhiyun 		.nr_map		= chip0_map,
181*4882a593Smuzhiyun 		.nr_partitions	= ARRAY_SIZE(anubis_default_nand_part),
182*4882a593Smuzhiyun 		.partitions	= anubis_default_nand_part,
183*4882a593Smuzhiyun 	},
184*4882a593Smuzhiyun 	[2] = {
185*4882a593Smuzhiyun 		.name		= "chip1",
186*4882a593Smuzhiyun 		.nr_chips	= 1,
187*4882a593Smuzhiyun 		.nr_map		= chip1_map,
188*4882a593Smuzhiyun 		.nr_partitions	= ARRAY_SIZE(anubis_default_nand_part),
189*4882a593Smuzhiyun 		.partitions	= anubis_default_nand_part,
190*4882a593Smuzhiyun 	},
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
anubis_nand_select(struct s3c2410_nand_set * set,int slot)193*4882a593Smuzhiyun static void anubis_nand_select(struct s3c2410_nand_set *set, int slot)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun 	unsigned int tmp;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	slot = set->nr_map[slot] & 3;
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	pr_debug("anubis_nand: selecting slot %d (set %p,%p)\n",
200*4882a593Smuzhiyun 		 slot, set, set->nr_map);
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	tmp = __raw_readb(ANUBIS_VA_CTRL1);
203*4882a593Smuzhiyun 	tmp &= ~ANUBIS_CTRL1_NANDSEL;
204*4882a593Smuzhiyun 	tmp |= slot;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	pr_debug("anubis_nand: ctrl1 now %02x\n", tmp);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	__raw_writeb(tmp, ANUBIS_VA_CTRL1);
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun static struct s3c2410_platform_nand __initdata anubis_nand_info = {
212*4882a593Smuzhiyun 	.tacls		= 25,
213*4882a593Smuzhiyun 	.twrph0		= 55,
214*4882a593Smuzhiyun 	.twrph1		= 40,
215*4882a593Smuzhiyun 	.nr_sets	= ARRAY_SIZE(anubis_nand_sets),
216*4882a593Smuzhiyun 	.sets		= anubis_nand_sets,
217*4882a593Smuzhiyun 	.select_chip	= anubis_nand_select,
218*4882a593Smuzhiyun 	.engine_type	= NAND_ECC_ENGINE_TYPE_SOFT,
219*4882a593Smuzhiyun };
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun /* IDE channels */
222*4882a593Smuzhiyun 
223*4882a593Smuzhiyun static struct pata_platform_info anubis_ide_platdata = {
224*4882a593Smuzhiyun 	.ioport_shift	= 5,
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun static struct resource anubis_ide0_resource[] = {
228*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(S3C2410_CS3, 8 * 32),
229*4882a593Smuzhiyun 	[2] = DEFINE_RES_MEM(S3C2410_CS3 + (1 << 26) + (6 * 32), 32),
230*4882a593Smuzhiyun 	[3] = DEFINE_RES_IRQ(ANUBIS_IRQ_IDE0),
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun static struct platform_device anubis_device_ide0 = {
234*4882a593Smuzhiyun 	.name		= "pata_platform",
235*4882a593Smuzhiyun 	.id		= 0,
236*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(anubis_ide0_resource),
237*4882a593Smuzhiyun 	.resource	= anubis_ide0_resource,
238*4882a593Smuzhiyun 	.dev	= {
239*4882a593Smuzhiyun 		.platform_data = &anubis_ide_platdata,
240*4882a593Smuzhiyun 		.coherent_dma_mask = ~0,
241*4882a593Smuzhiyun 	},
242*4882a593Smuzhiyun };
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun static struct resource anubis_ide1_resource[] = {
245*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(S3C2410_CS4, 8 * 32),
246*4882a593Smuzhiyun 	[1] = DEFINE_RES_MEM(S3C2410_CS4 + (1 << 26) + (6 * 32), 32),
247*4882a593Smuzhiyun 	[2] = DEFINE_RES_IRQ(ANUBIS_IRQ_IDE0),
248*4882a593Smuzhiyun };
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct platform_device anubis_device_ide1 = {
251*4882a593Smuzhiyun 	.name		= "pata_platform",
252*4882a593Smuzhiyun 	.id		= 1,
253*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(anubis_ide1_resource),
254*4882a593Smuzhiyun 	.resource	= anubis_ide1_resource,
255*4882a593Smuzhiyun 	.dev	= {
256*4882a593Smuzhiyun 		.platform_data = &anubis_ide_platdata,
257*4882a593Smuzhiyun 		.coherent_dma_mask = ~0,
258*4882a593Smuzhiyun 	},
259*4882a593Smuzhiyun };
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun /* Asix AX88796 10/100 ethernet controller */
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun static struct ax_plat_data anubis_asix_platdata = {
264*4882a593Smuzhiyun 	.flags		= AXFLG_MAC_FROMDEV,
265*4882a593Smuzhiyun 	.wordlength	= 2,
266*4882a593Smuzhiyun 	.dcr_val	= 0x48,
267*4882a593Smuzhiyun 	.rcr_val	= 0x40,
268*4882a593Smuzhiyun };
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun static struct resource anubis_asix_resource[] = {
271*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(S3C2410_CS5, 0x20 * 0x20),
272*4882a593Smuzhiyun 	[1] = DEFINE_RES_IRQ(ANUBIS_IRQ_ASIX),
273*4882a593Smuzhiyun };
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun static struct platform_device anubis_device_asix = {
276*4882a593Smuzhiyun 	.name		= "ax88796",
277*4882a593Smuzhiyun 	.id		= 0,
278*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(anubis_asix_resource),
279*4882a593Smuzhiyun 	.resource	= anubis_asix_resource,
280*4882a593Smuzhiyun 	.dev		= {
281*4882a593Smuzhiyun 		.platform_data = &anubis_asix_platdata,
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun };
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /* SM501 */
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static struct resource anubis_sm501_resource[] = {
288*4882a593Smuzhiyun 	[0] = DEFINE_RES_MEM(S3C2410_CS2, SZ_8M),
289*4882a593Smuzhiyun 	[1] = DEFINE_RES_MEM(S3C2410_CS2 + SZ_64M - SZ_2M, SZ_2M),
290*4882a593Smuzhiyun 	[2] = DEFINE_RES_IRQ(IRQ_EINT0),
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun static struct sm501_initdata anubis_sm501_initdata = {
294*4882a593Smuzhiyun 	.gpio_high	= {
295*4882a593Smuzhiyun 		.set	= 0x3F000000,		/* 24bit panel */
296*4882a593Smuzhiyun 		.mask	= 0x0,
297*4882a593Smuzhiyun 	},
298*4882a593Smuzhiyun 	.misc_timing	= {
299*4882a593Smuzhiyun 		.set	= 0x010100,		/* SDRAM timing */
300*4882a593Smuzhiyun 		.mask	= 0x1F1F00,
301*4882a593Smuzhiyun 	},
302*4882a593Smuzhiyun 	.misc_control	= {
303*4882a593Smuzhiyun 		.set	= SM501_MISC_PNL_24BIT,
304*4882a593Smuzhiyun 		.mask	= 0,
305*4882a593Smuzhiyun 	},
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 	.devices	= SM501_USE_GPIO,
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	/* set the SDRAM and bus clocks */
310*4882a593Smuzhiyun 	.mclk		= 72 * MHZ,
311*4882a593Smuzhiyun 	.m1xclk		= 144 * MHZ,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun static struct sm501_platdata_gpio_i2c anubis_sm501_gpio_i2c[] = {
315*4882a593Smuzhiyun 	[0] = {
316*4882a593Smuzhiyun 		.bus_num	= 1,
317*4882a593Smuzhiyun 		.pin_scl	= 44,
318*4882a593Smuzhiyun 		.pin_sda	= 45,
319*4882a593Smuzhiyun 	},
320*4882a593Smuzhiyun 	[1] = {
321*4882a593Smuzhiyun 		.bus_num	= 2,
322*4882a593Smuzhiyun 		.pin_scl	= 40,
323*4882a593Smuzhiyun 		.pin_sda	= 41,
324*4882a593Smuzhiyun 	},
325*4882a593Smuzhiyun };
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun static struct sm501_platdata anubis_sm501_platdata = {
328*4882a593Smuzhiyun 	.init		= &anubis_sm501_initdata,
329*4882a593Smuzhiyun 	.gpio_base	= -1,
330*4882a593Smuzhiyun 	.gpio_i2c	= anubis_sm501_gpio_i2c,
331*4882a593Smuzhiyun 	.gpio_i2c_nr	= ARRAY_SIZE(anubis_sm501_gpio_i2c),
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static struct platform_device anubis_device_sm501 = {
335*4882a593Smuzhiyun 	.name		= "sm501",
336*4882a593Smuzhiyun 	.id		= 0,
337*4882a593Smuzhiyun 	.num_resources	= ARRAY_SIZE(anubis_sm501_resource),
338*4882a593Smuzhiyun 	.resource	= anubis_sm501_resource,
339*4882a593Smuzhiyun 	.dev		= {
340*4882a593Smuzhiyun 		.platform_data = &anubis_sm501_platdata,
341*4882a593Smuzhiyun 	},
342*4882a593Smuzhiyun };
343*4882a593Smuzhiyun 
344*4882a593Smuzhiyun /* Standard Anubis devices */
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun static struct platform_device *anubis_devices[] __initdata = {
347*4882a593Smuzhiyun 	&s3c2410_device_dclk,
348*4882a593Smuzhiyun 	&s3c_device_ohci,
349*4882a593Smuzhiyun 	&s3c_device_wdt,
350*4882a593Smuzhiyun 	&s3c_device_adc,
351*4882a593Smuzhiyun 	&s3c_device_i2c0,
352*4882a593Smuzhiyun  	&s3c_device_rtc,
353*4882a593Smuzhiyun 	&s3c_device_nand,
354*4882a593Smuzhiyun 	&anubis_device_ide0,
355*4882a593Smuzhiyun 	&anubis_device_ide1,
356*4882a593Smuzhiyun 	&anubis_device_asix,
357*4882a593Smuzhiyun 	&anubis_device_sm501,
358*4882a593Smuzhiyun };
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun /* I2C devices. */
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun static struct i2c_board_info anubis_i2c_devs[] __initdata = {
363*4882a593Smuzhiyun 	{
364*4882a593Smuzhiyun 		I2C_BOARD_INFO("tps65011", 0x48),
365*4882a593Smuzhiyun 		.irq	= IRQ_EINT20,
366*4882a593Smuzhiyun 	}
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* Audio setup */
370*4882a593Smuzhiyun static struct s3c24xx_audio_simtec_pdata __initdata anubis_audio = {
371*4882a593Smuzhiyun 	.have_mic	= 1,
372*4882a593Smuzhiyun 	.have_lout	= 1,
373*4882a593Smuzhiyun 	.output_cdclk	= 1,
374*4882a593Smuzhiyun 	.use_mpllin	= 1,
375*4882a593Smuzhiyun 	.amp_gpio	= S3C2410_GPB(2),
376*4882a593Smuzhiyun 	.amp_gain[0]	= S3C2410_GPD(10),
377*4882a593Smuzhiyun 	.amp_gain[1]	= S3C2410_GPD(11),
378*4882a593Smuzhiyun };
379*4882a593Smuzhiyun 
anubis_map_io(void)380*4882a593Smuzhiyun static void __init anubis_map_io(void)
381*4882a593Smuzhiyun {
382*4882a593Smuzhiyun 	s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));
383*4882a593Smuzhiyun 	s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs));
384*4882a593Smuzhiyun 	s3c24xx_set_timer_source(S3C24XX_PWM3, S3C24XX_PWM4);
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	/* check for the newer revision boards with large page nand */
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	if ((__raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK) >= 4) {
389*4882a593Smuzhiyun 		printk(KERN_INFO "ANUBIS-B detected (revision %d)\n",
390*4882a593Smuzhiyun 		       __raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK);
391*4882a593Smuzhiyun 		anubis_nand_sets[0].partitions = anubis_default_nand_part_large;
392*4882a593Smuzhiyun 		anubis_nand_sets[0].nr_partitions = ARRAY_SIZE(anubis_default_nand_part_large);
393*4882a593Smuzhiyun 	} else {
394*4882a593Smuzhiyun 		/* ensure that the GPIO is setup */
395*4882a593Smuzhiyun 		gpio_request_one(S3C2410_GPA(0), GPIOF_OUT_INIT_HIGH, NULL);
396*4882a593Smuzhiyun 		gpio_free(S3C2410_GPA(0));
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun }
399*4882a593Smuzhiyun 
anubis_init_time(void)400*4882a593Smuzhiyun static void __init anubis_init_time(void)
401*4882a593Smuzhiyun {
402*4882a593Smuzhiyun 	s3c2440_init_clocks(12000000);
403*4882a593Smuzhiyun 	s3c24xx_timer_init();
404*4882a593Smuzhiyun }
405*4882a593Smuzhiyun 
anubis_init(void)406*4882a593Smuzhiyun static void __init anubis_init(void)
407*4882a593Smuzhiyun {
408*4882a593Smuzhiyun 	s3c_i2c0_set_platdata(NULL);
409*4882a593Smuzhiyun 	s3c_nand_set_platdata(&anubis_nand_info);
410*4882a593Smuzhiyun 	simtec_audio_add(NULL, false, &anubis_audio);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	platform_add_devices(anubis_devices, ARRAY_SIZE(anubis_devices));
413*4882a593Smuzhiyun 
414*4882a593Smuzhiyun 	i2c_register_board_info(0, anubis_i2c_devs,
415*4882a593Smuzhiyun 				ARRAY_SIZE(anubis_i2c_devs));
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 
419*4882a593Smuzhiyun MACHINE_START(ANUBIS, "Simtec-Anubis")
420*4882a593Smuzhiyun 	/* Maintainer: Ben Dooks <ben@simtec.co.uk> */
421*4882a593Smuzhiyun 	.atag_offset	= 0x100,
422*4882a593Smuzhiyun 	.map_io		= anubis_map_io,
423*4882a593Smuzhiyun 	.init_machine	= anubis_init,
424*4882a593Smuzhiyun 	.init_irq	= s3c2440_init_irq,
425*4882a593Smuzhiyun 	.init_time	= anubis_init_time,
426*4882a593Smuzhiyun MACHINE_END
427