1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0 */ 2*4882a593Smuzhiyun /* linux/arch/arm/mach-s3c64xx/include/mach/irqs.h 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * Copyright 2008 Openmoko, Inc. 5*4882a593Smuzhiyun * Copyright 2008 Simtec Electronics 6*4882a593Smuzhiyun * Ben Dooks <ben@simtec.co.uk> 7*4882a593Smuzhiyun * http://armlinux.simtec.co.uk/ 8*4882a593Smuzhiyun * 9*4882a593Smuzhiyun * S3C64XX - IRQ support 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __ASM_MACH_S3C64XX_IRQS_H 13*4882a593Smuzhiyun #define __ASM_MACH_S3C64XX_IRQS_H __FILE__ 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* we keep the first set of CPU IRQs out of the range of 16*4882a593Smuzhiyun * the ISA space, so that the PC104 has them to itself 17*4882a593Smuzhiyun * and we don't end up having to do horrible things to the 18*4882a593Smuzhiyun * standard ISA drivers.... 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * note, since we're using the VICs, our start must be a 21*4882a593Smuzhiyun * mulitple of 32 to allow the common code to work 22*4882a593Smuzhiyun */ 23*4882a593Smuzhiyun 24*4882a593Smuzhiyun #define S3C_IRQ_OFFSET (32) 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define S3C_IRQ(x) ((x) + S3C_IRQ_OFFSET) 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define IRQ_VIC0_BASE S3C_IRQ(0) 29*4882a593Smuzhiyun #define IRQ_VIC1_BASE S3C_IRQ(32) 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun /* VIC based IRQs */ 32*4882a593Smuzhiyun 33*4882a593Smuzhiyun #define S3C64XX_IRQ_VIC0(x) (IRQ_VIC0_BASE + (x)) 34*4882a593Smuzhiyun #define S3C64XX_IRQ_VIC1(x) (IRQ_VIC1_BASE + (x)) 35*4882a593Smuzhiyun 36*4882a593Smuzhiyun /* VIC0 */ 37*4882a593Smuzhiyun 38*4882a593Smuzhiyun #define IRQ_EINT0_3 S3C64XX_IRQ_VIC0(0) 39*4882a593Smuzhiyun #define IRQ_EINT4_11 S3C64XX_IRQ_VIC0(1) 40*4882a593Smuzhiyun #define IRQ_RTC_TIC S3C64XX_IRQ_VIC0(2) 41*4882a593Smuzhiyun #define IRQ_CAMIF_C S3C64XX_IRQ_VIC0(3) 42*4882a593Smuzhiyun #define IRQ_CAMIF_P S3C64XX_IRQ_VIC0(4) 43*4882a593Smuzhiyun #define IRQ_CAMIF_MC S3C64XX_IRQ_VIC0(5) 44*4882a593Smuzhiyun #define IRQ_S3C6410_IIC1 S3C64XX_IRQ_VIC0(5) 45*4882a593Smuzhiyun #define IRQ_S3C6410_IIS S3C64XX_IRQ_VIC0(6) 46*4882a593Smuzhiyun #define IRQ_S3C6400_CAMIF_MP S3C64XX_IRQ_VIC0(6) 47*4882a593Smuzhiyun #define IRQ_CAMIF_WE_C S3C64XX_IRQ_VIC0(7) 48*4882a593Smuzhiyun #define IRQ_S3C6410_G3D S3C64XX_IRQ_VIC0(8) 49*4882a593Smuzhiyun #define IRQ_S3C6400_CAMIF_WE_P S3C64XX_IRQ_VIC0(8) 50*4882a593Smuzhiyun #define IRQ_POST0 S3C64XX_IRQ_VIC0(9) 51*4882a593Smuzhiyun #define IRQ_ROTATOR S3C64XX_IRQ_VIC0(10) 52*4882a593Smuzhiyun #define IRQ_2D S3C64XX_IRQ_VIC0(11) 53*4882a593Smuzhiyun #define IRQ_TVENC S3C64XX_IRQ_VIC0(12) 54*4882a593Smuzhiyun #define IRQ_SCALER S3C64XX_IRQ_VIC0(13) 55*4882a593Smuzhiyun #define IRQ_BATF S3C64XX_IRQ_VIC0(14) 56*4882a593Smuzhiyun #define IRQ_JPEG S3C64XX_IRQ_VIC0(15) 57*4882a593Smuzhiyun #define IRQ_MFC S3C64XX_IRQ_VIC0(16) 58*4882a593Smuzhiyun #define IRQ_SDMA0 S3C64XX_IRQ_VIC0(17) 59*4882a593Smuzhiyun #define IRQ_SDMA1 S3C64XX_IRQ_VIC0(18) 60*4882a593Smuzhiyun #define IRQ_ARM_DMAERR S3C64XX_IRQ_VIC0(19) 61*4882a593Smuzhiyun #define IRQ_ARM_DMA S3C64XX_IRQ_VIC0(20) 62*4882a593Smuzhiyun #define IRQ_ARM_DMAS S3C64XX_IRQ_VIC0(21) 63*4882a593Smuzhiyun #define IRQ_KEYPAD S3C64XX_IRQ_VIC0(22) 64*4882a593Smuzhiyun #define IRQ_TIMER0_VIC S3C64XX_IRQ_VIC0(23) 65*4882a593Smuzhiyun #define IRQ_TIMER1_VIC S3C64XX_IRQ_VIC0(24) 66*4882a593Smuzhiyun #define IRQ_TIMER2_VIC S3C64XX_IRQ_VIC0(25) 67*4882a593Smuzhiyun #define IRQ_WDT S3C64XX_IRQ_VIC0(26) 68*4882a593Smuzhiyun #define IRQ_TIMER3_VIC S3C64XX_IRQ_VIC0(27) 69*4882a593Smuzhiyun #define IRQ_TIMER4_VIC S3C64XX_IRQ_VIC0(28) 70*4882a593Smuzhiyun #define IRQ_LCD_FIFO S3C64XX_IRQ_VIC0(29) 71*4882a593Smuzhiyun #define IRQ_LCD_VSYNC S3C64XX_IRQ_VIC0(30) 72*4882a593Smuzhiyun #define IRQ_LCD_SYSTEM S3C64XX_IRQ_VIC0(31) 73*4882a593Smuzhiyun 74*4882a593Smuzhiyun /* VIC1 */ 75*4882a593Smuzhiyun 76*4882a593Smuzhiyun #define IRQ_EINT12_19 S3C64XX_IRQ_VIC1(0) 77*4882a593Smuzhiyun #define IRQ_EINT20_27 S3C64XX_IRQ_VIC1(1) 78*4882a593Smuzhiyun #define IRQ_PCM0 S3C64XX_IRQ_VIC1(2) 79*4882a593Smuzhiyun #define IRQ_PCM1 S3C64XX_IRQ_VIC1(3) 80*4882a593Smuzhiyun #define IRQ_AC97 S3C64XX_IRQ_VIC1(4) 81*4882a593Smuzhiyun #define IRQ_UART0 S3C64XX_IRQ_VIC1(5) 82*4882a593Smuzhiyun #define IRQ_UART1 S3C64XX_IRQ_VIC1(6) 83*4882a593Smuzhiyun #define IRQ_UART2 S3C64XX_IRQ_VIC1(7) 84*4882a593Smuzhiyun #define IRQ_UART3 S3C64XX_IRQ_VIC1(8) 85*4882a593Smuzhiyun #define IRQ_DMA0 S3C64XX_IRQ_VIC1(9) 86*4882a593Smuzhiyun #define IRQ_DMA1 S3C64XX_IRQ_VIC1(10) 87*4882a593Smuzhiyun #define IRQ_ONENAND0 S3C64XX_IRQ_VIC1(11) 88*4882a593Smuzhiyun #define IRQ_ONENAND1 S3C64XX_IRQ_VIC1(12) 89*4882a593Smuzhiyun #define IRQ_NFC S3C64XX_IRQ_VIC1(13) 90*4882a593Smuzhiyun #define IRQ_CFCON S3C64XX_IRQ_VIC1(14) 91*4882a593Smuzhiyun #define IRQ_USBH S3C64XX_IRQ_VIC1(15) 92*4882a593Smuzhiyun #define IRQ_SPI0 S3C64XX_IRQ_VIC1(16) 93*4882a593Smuzhiyun #define IRQ_SPI1 S3C64XX_IRQ_VIC1(17) 94*4882a593Smuzhiyun #define IRQ_IIC S3C64XX_IRQ_VIC1(18) 95*4882a593Smuzhiyun #define IRQ_HSItx S3C64XX_IRQ_VIC1(19) 96*4882a593Smuzhiyun #define IRQ_HSIrx S3C64XX_IRQ_VIC1(20) 97*4882a593Smuzhiyun #define IRQ_RESERVED S3C64XX_IRQ_VIC1(21) 98*4882a593Smuzhiyun #define IRQ_MSM S3C64XX_IRQ_VIC1(22) 99*4882a593Smuzhiyun #define IRQ_HOSTIF S3C64XX_IRQ_VIC1(23) 100*4882a593Smuzhiyun #define IRQ_HSMMC0 S3C64XX_IRQ_VIC1(24) 101*4882a593Smuzhiyun #define IRQ_HSMMC1 S3C64XX_IRQ_VIC1(25) 102*4882a593Smuzhiyun #define IRQ_HSMMC2 IRQ_SPI1 /* shared with SPI1 */ 103*4882a593Smuzhiyun #define IRQ_OTG S3C64XX_IRQ_VIC1(26) 104*4882a593Smuzhiyun #define IRQ_IRDA S3C64XX_IRQ_VIC1(27) 105*4882a593Smuzhiyun #define IRQ_RTC_ALARM S3C64XX_IRQ_VIC1(28) 106*4882a593Smuzhiyun #define IRQ_SEC S3C64XX_IRQ_VIC1(29) 107*4882a593Smuzhiyun #define IRQ_PENDN S3C64XX_IRQ_VIC1(30) 108*4882a593Smuzhiyun #define IRQ_TC IRQ_PENDN 109*4882a593Smuzhiyun #define IRQ_ADC S3C64XX_IRQ_VIC1(31) 110*4882a593Smuzhiyun 111*4882a593Smuzhiyun /* compatibility for device defines */ 112*4882a593Smuzhiyun 113*4882a593Smuzhiyun #define IRQ_IIC1 IRQ_S3C6410_IIC1 114*4882a593Smuzhiyun 115*4882a593Smuzhiyun /* Since the IRQ_EINT(x) are a linear mapping on current s3c64xx series 116*4882a593Smuzhiyun * we just defined them as an IRQ_EINT(x) macro from S3C_IRQ_EINT_BASE 117*4882a593Smuzhiyun * which we place after the pair of VICs. */ 118*4882a593Smuzhiyun 119*4882a593Smuzhiyun #define S3C_IRQ_EINT_BASE S3C_IRQ(64+5) 120*4882a593Smuzhiyun 121*4882a593Smuzhiyun #define S3C_EINT(x) ((x) + S3C_IRQ_EINT_BASE) 122*4882a593Smuzhiyun #define IRQ_EINT(x) S3C_EINT(x) 123*4882a593Smuzhiyun #define IRQ_EINT_BIT(x) ((x) - S3C_EINT(0)) 124*4882a593Smuzhiyun 125*4882a593Smuzhiyun /* Next the external interrupt groups. These are similar to the IRQ_EINT(x) 126*4882a593Smuzhiyun * that they are sourced from the GPIO pins but with a different scheme for 127*4882a593Smuzhiyun * priority and source indication. 128*4882a593Smuzhiyun * 129*4882a593Smuzhiyun * The IRQ_EINT(x) can be thought of as 'group 0' of the available GPIO 130*4882a593Smuzhiyun * interrupts, but for historical reasons they are kept apart from these 131*4882a593Smuzhiyun * next interrupts. 132*4882a593Smuzhiyun * 133*4882a593Smuzhiyun * Use IRQ_EINT_GROUP(group, offset) to get the number for use in the 134*4882a593Smuzhiyun * machine specific support files. 135*4882a593Smuzhiyun */ 136*4882a593Smuzhiyun 137*4882a593Smuzhiyun #define IRQ_EINT_GROUP1_NR (15) 138*4882a593Smuzhiyun #define IRQ_EINT_GROUP2_NR (8) 139*4882a593Smuzhiyun #define IRQ_EINT_GROUP3_NR (5) 140*4882a593Smuzhiyun #define IRQ_EINT_GROUP4_NR (14) 141*4882a593Smuzhiyun #define IRQ_EINT_GROUP5_NR (7) 142*4882a593Smuzhiyun #define IRQ_EINT_GROUP6_NR (10) 143*4882a593Smuzhiyun #define IRQ_EINT_GROUP7_NR (16) 144*4882a593Smuzhiyun #define IRQ_EINT_GROUP8_NR (15) 145*4882a593Smuzhiyun #define IRQ_EINT_GROUP9_NR (9) 146*4882a593Smuzhiyun 147*4882a593Smuzhiyun #define IRQ_EINT_GROUP_BASE S3C_EINT(28) 148*4882a593Smuzhiyun #define IRQ_EINT_GROUP1_BASE (IRQ_EINT_GROUP_BASE + 0x00) 149*4882a593Smuzhiyun #define IRQ_EINT_GROUP2_BASE (IRQ_EINT_GROUP1_BASE + IRQ_EINT_GROUP1_NR) 150*4882a593Smuzhiyun #define IRQ_EINT_GROUP3_BASE (IRQ_EINT_GROUP2_BASE + IRQ_EINT_GROUP2_NR) 151*4882a593Smuzhiyun #define IRQ_EINT_GROUP4_BASE (IRQ_EINT_GROUP3_BASE + IRQ_EINT_GROUP3_NR) 152*4882a593Smuzhiyun #define IRQ_EINT_GROUP5_BASE (IRQ_EINT_GROUP4_BASE + IRQ_EINT_GROUP4_NR) 153*4882a593Smuzhiyun #define IRQ_EINT_GROUP6_BASE (IRQ_EINT_GROUP5_BASE + IRQ_EINT_GROUP5_NR) 154*4882a593Smuzhiyun #define IRQ_EINT_GROUP7_BASE (IRQ_EINT_GROUP6_BASE + IRQ_EINT_GROUP6_NR) 155*4882a593Smuzhiyun #define IRQ_EINT_GROUP8_BASE (IRQ_EINT_GROUP7_BASE + IRQ_EINT_GROUP7_NR) 156*4882a593Smuzhiyun #define IRQ_EINT_GROUP9_BASE (IRQ_EINT_GROUP8_BASE + IRQ_EINT_GROUP8_NR) 157*4882a593Smuzhiyun 158*4882a593Smuzhiyun #define IRQ_EINT_GROUP(group, no) (IRQ_EINT_GROUP##group##_BASE + (no)) 159*4882a593Smuzhiyun 160*4882a593Smuzhiyun /* Some boards have their own IRQs behind this */ 161*4882a593Smuzhiyun #define IRQ_BOARD_START (IRQ_EINT_GROUP9_BASE + IRQ_EINT_GROUP9_NR + 1) 162*4882a593Smuzhiyun 163*4882a593Smuzhiyun /* Set the default nr_irqs, boards can override if necessary */ 164*4882a593Smuzhiyun #define S3C64XX_NR_IRQS IRQ_BOARD_START 165*4882a593Smuzhiyun 166*4882a593Smuzhiyun /* Compatibility */ 167*4882a593Smuzhiyun 168*4882a593Smuzhiyun #define IRQ_ONENAND IRQ_ONENAND0 169*4882a593Smuzhiyun #define IRQ_I2S0 IRQ_S3C6410_IIS 170*4882a593Smuzhiyun 171*4882a593Smuzhiyun #endif /* __ASM_MACH_S3C64XX_IRQS_H */ 172*4882a593Smuzhiyun 173