1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * Intel Reference Systems cplds
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2014 Robert Jarzmik
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * Cplds motherboard driver, supporting lubbock and mainstone SoC board.
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/gpio.h>
12*4882a593Smuzhiyun #include <linux/gpio/consumer.h>
13*4882a593Smuzhiyun #include <linux/interrupt.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun #include <linux/irq.h>
16*4882a593Smuzhiyun #include <linux/irqdomain.h>
17*4882a593Smuzhiyun #include <linux/mfd/core.h>
18*4882a593Smuzhiyun #include <linux/module.h>
19*4882a593Smuzhiyun #include <linux/of_platform.h>
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define FPGA_IRQ_MASK_EN 0x0
22*4882a593Smuzhiyun #define FPGA_IRQ_SET_CLR 0x10
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define CPLDS_NB_IRQ 32
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun struct cplds {
27*4882a593Smuzhiyun void __iomem *base;
28*4882a593Smuzhiyun int irq;
29*4882a593Smuzhiyun unsigned int irq_mask;
30*4882a593Smuzhiyun struct gpio_desc *gpio0;
31*4882a593Smuzhiyun struct irq_domain *irqdomain;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
cplds_irq_handler(int in_irq,void * d)34*4882a593Smuzhiyun static irqreturn_t cplds_irq_handler(int in_irq, void *d)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct cplds *fpga = d;
37*4882a593Smuzhiyun unsigned long pending;
38*4882a593Smuzhiyun unsigned int bit;
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun do {
41*4882a593Smuzhiyun pending = readl(fpga->base + FPGA_IRQ_SET_CLR) & fpga->irq_mask;
42*4882a593Smuzhiyun for_each_set_bit(bit, &pending, CPLDS_NB_IRQ) {
43*4882a593Smuzhiyun generic_handle_irq(irq_find_mapping(fpga->irqdomain,
44*4882a593Smuzhiyun bit));
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun } while (pending);
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun return IRQ_HANDLED;
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
cplds_irq_mask(struct irq_data * d)51*4882a593Smuzhiyun static void cplds_irq_mask(struct irq_data *d)
52*4882a593Smuzhiyun {
53*4882a593Smuzhiyun struct cplds *fpga = irq_data_get_irq_chip_data(d);
54*4882a593Smuzhiyun unsigned int cplds_irq = irqd_to_hwirq(d);
55*4882a593Smuzhiyun unsigned int bit = BIT(cplds_irq);
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun fpga->irq_mask &= ~bit;
58*4882a593Smuzhiyun writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun
cplds_irq_unmask(struct irq_data * d)61*4882a593Smuzhiyun static void cplds_irq_unmask(struct irq_data *d)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun struct cplds *fpga = irq_data_get_irq_chip_data(d);
64*4882a593Smuzhiyun unsigned int cplds_irq = irqd_to_hwirq(d);
65*4882a593Smuzhiyun unsigned int set, bit = BIT(cplds_irq);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun set = readl(fpga->base + FPGA_IRQ_SET_CLR);
68*4882a593Smuzhiyun writel(set & ~bit, fpga->base + FPGA_IRQ_SET_CLR);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun fpga->irq_mask |= bit;
71*4882a593Smuzhiyun writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun static struct irq_chip cplds_irq_chip = {
75*4882a593Smuzhiyun .name = "pxa_cplds",
76*4882a593Smuzhiyun .irq_ack = cplds_irq_mask,
77*4882a593Smuzhiyun .irq_mask = cplds_irq_mask,
78*4882a593Smuzhiyun .irq_unmask = cplds_irq_unmask,
79*4882a593Smuzhiyun .flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE,
80*4882a593Smuzhiyun };
81*4882a593Smuzhiyun
cplds_irq_domain_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hwirq)82*4882a593Smuzhiyun static int cplds_irq_domain_map(struct irq_domain *d, unsigned int irq,
83*4882a593Smuzhiyun irq_hw_number_t hwirq)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun struct cplds *fpga = d->host_data;
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun irq_set_chip_and_handler(irq, &cplds_irq_chip, handle_level_irq);
88*4882a593Smuzhiyun irq_set_chip_data(irq, fpga);
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun static const struct irq_domain_ops cplds_irq_domain_ops = {
94*4882a593Smuzhiyun .xlate = irq_domain_xlate_twocell,
95*4882a593Smuzhiyun .map = cplds_irq_domain_map,
96*4882a593Smuzhiyun };
97*4882a593Smuzhiyun
cplds_resume(struct platform_device * pdev)98*4882a593Smuzhiyun static int cplds_resume(struct platform_device *pdev)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun struct cplds *fpga = platform_get_drvdata(pdev);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun return 0;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
cplds_probe(struct platform_device * pdev)107*4882a593Smuzhiyun static int cplds_probe(struct platform_device *pdev)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct resource *res;
110*4882a593Smuzhiyun struct cplds *fpga;
111*4882a593Smuzhiyun int ret;
112*4882a593Smuzhiyun int base_irq;
113*4882a593Smuzhiyun unsigned long irqflags = 0;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun fpga = devm_kzalloc(&pdev->dev, sizeof(*fpga), GFP_KERNEL);
116*4882a593Smuzhiyun if (!fpga)
117*4882a593Smuzhiyun return -ENOMEM;
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun fpga->irq = platform_get_irq(pdev, 0);
120*4882a593Smuzhiyun if (fpga->irq <= 0)
121*4882a593Smuzhiyun return fpga->irq;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun base_irq = platform_get_irq(pdev, 1);
124*4882a593Smuzhiyun if (base_irq < 0)
125*4882a593Smuzhiyun base_irq = 0;
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
128*4882a593Smuzhiyun fpga->base = devm_ioremap_resource(&pdev->dev, res);
129*4882a593Smuzhiyun if (IS_ERR(fpga->base))
130*4882a593Smuzhiyun return PTR_ERR(fpga->base);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun platform_set_drvdata(pdev, fpga);
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun writel(fpga->irq_mask, fpga->base + FPGA_IRQ_MASK_EN);
135*4882a593Smuzhiyun writel(0, fpga->base + FPGA_IRQ_SET_CLR);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun irqflags = irq_get_trigger_type(fpga->irq);
138*4882a593Smuzhiyun ret = devm_request_irq(&pdev->dev, fpga->irq, cplds_irq_handler,
139*4882a593Smuzhiyun irqflags, dev_name(&pdev->dev), fpga);
140*4882a593Smuzhiyun if (ret == -ENOSYS)
141*4882a593Smuzhiyun return -EPROBE_DEFER;
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (ret) {
144*4882a593Smuzhiyun dev_err(&pdev->dev, "couldn't request main irq%d: %d\n",
145*4882a593Smuzhiyun fpga->irq, ret);
146*4882a593Smuzhiyun return ret;
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun irq_set_irq_wake(fpga->irq, 1);
150*4882a593Smuzhiyun fpga->irqdomain = irq_domain_add_linear(pdev->dev.of_node,
151*4882a593Smuzhiyun CPLDS_NB_IRQ,
152*4882a593Smuzhiyun &cplds_irq_domain_ops, fpga);
153*4882a593Smuzhiyun if (!fpga->irqdomain)
154*4882a593Smuzhiyun return -ENODEV;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (base_irq) {
157*4882a593Smuzhiyun ret = irq_create_strict_mappings(fpga->irqdomain, base_irq, 0,
158*4882a593Smuzhiyun CPLDS_NB_IRQ);
159*4882a593Smuzhiyun if (ret) {
160*4882a593Smuzhiyun dev_err(&pdev->dev, "couldn't create the irq mapping %d..%d\n",
161*4882a593Smuzhiyun base_irq, base_irq + CPLDS_NB_IRQ);
162*4882a593Smuzhiyun return ret;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun return 0;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
cplds_remove(struct platform_device * pdev)169*4882a593Smuzhiyun static int cplds_remove(struct platform_device *pdev)
170*4882a593Smuzhiyun {
171*4882a593Smuzhiyun struct cplds *fpga = platform_get_drvdata(pdev);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun irq_set_chip_and_handler(fpga->irq, NULL, NULL);
174*4882a593Smuzhiyun
175*4882a593Smuzhiyun return 0;
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun static const struct of_device_id cplds_id_table[] = {
179*4882a593Smuzhiyun { .compatible = "intel,lubbock-cplds-irqs", },
180*4882a593Smuzhiyun { .compatible = "intel,mainstone-cplds-irqs", },
181*4882a593Smuzhiyun { }
182*4882a593Smuzhiyun };
183*4882a593Smuzhiyun MODULE_DEVICE_TABLE(of, cplds_id_table);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun static struct platform_driver cplds_driver = {
186*4882a593Smuzhiyun .driver = {
187*4882a593Smuzhiyun .name = "pxa_cplds_irqs",
188*4882a593Smuzhiyun .of_match_table = of_match_ptr(cplds_id_table),
189*4882a593Smuzhiyun },
190*4882a593Smuzhiyun .probe = cplds_probe,
191*4882a593Smuzhiyun .remove = cplds_remove,
192*4882a593Smuzhiyun .resume = cplds_resume,
193*4882a593Smuzhiyun };
194*4882a593Smuzhiyun
195*4882a593Smuzhiyun module_platform_driver(cplds_driver);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun MODULE_DESCRIPTION("PXA Cplds interrupts driver");
198*4882a593Smuzhiyun MODULE_AUTHOR("Robert Jarzmik <robert.jarzmik@free.fr>");
199*4882a593Smuzhiyun MODULE_LICENSE("GPL");
200