xref: /OK3568_Linux_fs/kernel/arch/arm/mach-pxa/include/mach/spitz.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Hardware specific definitions for SL-Cx000 series of PDAs
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2005 Alexander Wykes
6*4882a593Smuzhiyun  * Copyright (c) 2005 Richard Purdie
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * Based on Sharp's 2.4 kernel patches
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun #ifndef __ASM_ARCH_SPITZ_H
11*4882a593Smuzhiyun #define __ASM_ARCH_SPITZ_H  1
12*4882a593Smuzhiyun #endif
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "irqs.h" /* PXA_NR_BUILTIN_GPIO, PXA_GPIO_TO_IRQ */
15*4882a593Smuzhiyun #include <linux/fb.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun /* Spitz/Akita GPIOs */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_INT         (0) /* Key Interrupt */
20*4882a593Smuzhiyun #define SPITZ_GPIO_RESET           (1)
21*4882a593Smuzhiyun #define SPITZ_GPIO_nSD_DETECT      (9)
22*4882a593Smuzhiyun #define SPITZ_GPIO_TP_INT          (11) /* Touch Panel interrupt */
23*4882a593Smuzhiyun #define SPITZ_GPIO_AK_INT          (13) /* Remote Control */
24*4882a593Smuzhiyun #define SPITZ_GPIO_ADS7846_CS      (14)
25*4882a593Smuzhiyun #define SPITZ_GPIO_SYNC            (16)
26*4882a593Smuzhiyun #define SPITZ_GPIO_MAX1111_CS      (20)
27*4882a593Smuzhiyun #define SPITZ_GPIO_FATAL_BAT       (21)
28*4882a593Smuzhiyun #define SPITZ_GPIO_HSYNC           (22)
29*4882a593Smuzhiyun #define SPITZ_GPIO_nSD_CLK         (32)
30*4882a593Smuzhiyun #define SPITZ_GPIO_USB_DEVICE      (35)
31*4882a593Smuzhiyun #define SPITZ_GPIO_USB_HOST        (37)
32*4882a593Smuzhiyun #define SPITZ_GPIO_USB_CONNECT     (41)
33*4882a593Smuzhiyun #define SPITZ_GPIO_LCDCON_CS       (53)
34*4882a593Smuzhiyun #define SPITZ_GPIO_nPCE            (54)
35*4882a593Smuzhiyun #define SPITZ_GPIO_nSD_WP          (81)
36*4882a593Smuzhiyun #define SPITZ_GPIO_ON_RESET        (89)
37*4882a593Smuzhiyun #define SPITZ_GPIO_BAT_COVER       (90)
38*4882a593Smuzhiyun #define SPITZ_GPIO_CF_CD           (94)
39*4882a593Smuzhiyun #define SPITZ_GPIO_ON_KEY          (95)
40*4882a593Smuzhiyun #define SPITZ_GPIO_SWA             (97)
41*4882a593Smuzhiyun #define SPITZ_GPIO_SWB             (96)
42*4882a593Smuzhiyun #define SPITZ_GPIO_CHRG_FULL       (101)
43*4882a593Smuzhiyun #define SPITZ_GPIO_CO              (101)
44*4882a593Smuzhiyun #define SPITZ_GPIO_CF_IRQ          (105)
45*4882a593Smuzhiyun #define SPITZ_GPIO_AC_IN           (115)
46*4882a593Smuzhiyun #define SPITZ_GPIO_HP_IN           (116)
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun /* Spitz Only GPIOs */
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define SPITZ_GPIO_CF2_IRQ         (106) /* CF slot1 Ready */
51*4882a593Smuzhiyun #define SPITZ_GPIO_CF2_CD          (93)
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* Spitz/Akita Keyboard Definitions */
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun #define SPITZ_KEY_STROBE_NUM         (11)
57*4882a593Smuzhiyun #define SPITZ_KEY_SENSE_NUM          (7)
58*4882a593Smuzhiyun #define SPITZ_GPIO_G0_STROBE_BIT     0x0f800000
59*4882a593Smuzhiyun #define SPITZ_GPIO_G1_STROBE_BIT     0x00100000
60*4882a593Smuzhiyun #define SPITZ_GPIO_G2_STROBE_BIT     0x01000000
61*4882a593Smuzhiyun #define SPITZ_GPIO_G3_STROBE_BIT     0x00041880
62*4882a593Smuzhiyun #define SPITZ_GPIO_G0_SENSE_BIT      0x00021000
63*4882a593Smuzhiyun #define SPITZ_GPIO_G1_SENSE_BIT      0x000000d4
64*4882a593Smuzhiyun #define SPITZ_GPIO_G2_SENSE_BIT      0x08000000
65*4882a593Smuzhiyun #define SPITZ_GPIO_G3_SENSE_BIT      0x00000000
66*4882a593Smuzhiyun 
67*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE0       88
68*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE1       23
69*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE2       24
70*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE3       25
71*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE4       26
72*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE5       27
73*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE6       52
74*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE7       103
75*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE8       107
76*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE9       108
77*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_STROBE10      114
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_SENSE0        12
80*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_SENSE1        17
81*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_SENSE2        91
82*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_SENSE3        34
83*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_SENSE4        36
84*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_SENSE5        38
85*4882a593Smuzhiyun #define SPITZ_GPIO_KEY_SENSE6        39
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun /* Spitz Scoop Device (No. 1) GPIOs */
89*4882a593Smuzhiyun /* Suspend States in comments */
90*4882a593Smuzhiyun #define SPITZ_SCP_LED_GREEN     SCOOP_GPCR_PA11  /* Keep */
91*4882a593Smuzhiyun #define SPITZ_SCP_JK_B          SCOOP_GPCR_PA12  /* Keep */
92*4882a593Smuzhiyun #define SPITZ_SCP_CHRG_ON       SCOOP_GPCR_PA13  /* Keep */
93*4882a593Smuzhiyun #define SPITZ_SCP_MUTE_L        SCOOP_GPCR_PA14  /* Low */
94*4882a593Smuzhiyun #define SPITZ_SCP_MUTE_R        SCOOP_GPCR_PA15  /* Low */
95*4882a593Smuzhiyun #define SPITZ_SCP_CF_POWER      SCOOP_GPCR_PA16  /* Keep */
96*4882a593Smuzhiyun #define SPITZ_SCP_LED_ORANGE    SCOOP_GPCR_PA17  /* Keep */
97*4882a593Smuzhiyun #define SPITZ_SCP_JK_A          SCOOP_GPCR_PA18  /* Low */
98*4882a593Smuzhiyun #define SPITZ_SCP_ADC_TEMP_ON   SCOOP_GPCR_PA19  /* Low */
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun #define SPITZ_SCP_IO_DIR      (SPITZ_SCP_JK_B | SPITZ_SCP_CHRG_ON | \
101*4882a593Smuzhiyun                                SPITZ_SCP_MUTE_L | SPITZ_SCP_MUTE_R | \
102*4882a593Smuzhiyun                                SPITZ_SCP_CF_POWER | SPITZ_SCP_JK_A | SPITZ_SCP_ADC_TEMP_ON)
103*4882a593Smuzhiyun #define SPITZ_SCP_IO_OUT      (SPITZ_SCP_CHRG_ON | SPITZ_SCP_MUTE_L | SPITZ_SCP_MUTE_R)
104*4882a593Smuzhiyun #define SPITZ_SCP_SUS_CLR     (SPITZ_SCP_MUTE_L | SPITZ_SCP_MUTE_R | SPITZ_SCP_JK_A | SPITZ_SCP_ADC_TEMP_ON)
105*4882a593Smuzhiyun #define SPITZ_SCP_SUS_SET     0
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define SPITZ_SCP_GPIO_BASE	(PXA_NR_BUILTIN_GPIO)
108*4882a593Smuzhiyun #define SPITZ_GPIO_LED_GREEN	(SPITZ_SCP_GPIO_BASE + 0)
109*4882a593Smuzhiyun #define SPITZ_GPIO_JK_B		(SPITZ_SCP_GPIO_BASE + 1)
110*4882a593Smuzhiyun #define SPITZ_GPIO_CHRG_ON	(SPITZ_SCP_GPIO_BASE + 2)
111*4882a593Smuzhiyun #define SPITZ_GPIO_MUTE_L	(SPITZ_SCP_GPIO_BASE + 3)
112*4882a593Smuzhiyun #define SPITZ_GPIO_MUTE_R	(SPITZ_SCP_GPIO_BASE + 4)
113*4882a593Smuzhiyun #define SPITZ_GPIO_CF_POWER	(SPITZ_SCP_GPIO_BASE + 5)
114*4882a593Smuzhiyun #define SPITZ_GPIO_LED_ORANGE	(SPITZ_SCP_GPIO_BASE + 6)
115*4882a593Smuzhiyun #define SPITZ_GPIO_JK_A		(SPITZ_SCP_GPIO_BASE + 7)
116*4882a593Smuzhiyun #define SPITZ_GPIO_ADC_TEMP_ON	(SPITZ_SCP_GPIO_BASE + 8)
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun /* Spitz Scoop Device (No. 2) GPIOs */
119*4882a593Smuzhiyun /* Suspend States in comments */
120*4882a593Smuzhiyun #define SPITZ_SCP2_IR_ON           SCOOP_GPCR_PA11  /* High */
121*4882a593Smuzhiyun #define SPITZ_SCP2_AKIN_PULLUP     SCOOP_GPCR_PA12  /* Keep */
122*4882a593Smuzhiyun #define SPITZ_SCP2_RESERVED_1      SCOOP_GPCR_PA13  /* High */
123*4882a593Smuzhiyun #define SPITZ_SCP2_RESERVED_2      SCOOP_GPCR_PA14  /* Low */
124*4882a593Smuzhiyun #define SPITZ_SCP2_RESERVED_3      SCOOP_GPCR_PA15  /* Low */
125*4882a593Smuzhiyun #define SPITZ_SCP2_RESERVED_4      SCOOP_GPCR_PA16  /* Low */
126*4882a593Smuzhiyun #define SPITZ_SCP2_BACKLIGHT_CONT  SCOOP_GPCR_PA17  /* Low */
127*4882a593Smuzhiyun #define SPITZ_SCP2_BACKLIGHT_ON    SCOOP_GPCR_PA18  /* Low */
128*4882a593Smuzhiyun #define SPITZ_SCP2_MIC_BIAS        SCOOP_GPCR_PA19  /* Low */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #define SPITZ_SCP2_IO_DIR (SPITZ_SCP2_AKIN_PULLUP | SPITZ_SCP2_RESERVED_1 | \
131*4882a593Smuzhiyun                            SPITZ_SCP2_RESERVED_2 | SPITZ_SCP2_RESERVED_3 | SPITZ_SCP2_RESERVED_4 | \
132*4882a593Smuzhiyun                            SPITZ_SCP2_BACKLIGHT_CONT | SPITZ_SCP2_BACKLIGHT_ON | SPITZ_SCP2_MIC_BIAS)
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun #define SPITZ_SCP2_IO_OUT   (SPITZ_SCP2_AKIN_PULLUP | SPITZ_SCP2_RESERVED_1)
135*4882a593Smuzhiyun #define SPITZ_SCP2_SUS_CLR  (SPITZ_SCP2_RESERVED_2 | SPITZ_SCP2_RESERVED_3 | SPITZ_SCP2_RESERVED_4 | \
136*4882a593Smuzhiyun                              SPITZ_SCP2_BACKLIGHT_CONT | SPITZ_SCP2_BACKLIGHT_ON | SPITZ_SCP2_MIC_BIAS)
137*4882a593Smuzhiyun #define SPITZ_SCP2_SUS_SET  (SPITZ_SCP2_IR_ON | SPITZ_SCP2_RESERVED_1)
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun #define SPITZ_SCP2_GPIO_BASE		(PXA_NR_BUILTIN_GPIO + 12)
140*4882a593Smuzhiyun #define SPITZ_GPIO_IR_ON		(SPITZ_SCP2_GPIO_BASE + 0)
141*4882a593Smuzhiyun #define SPITZ_GPIO_AKIN_PULLUP		(SPITZ_SCP2_GPIO_BASE + 1)
142*4882a593Smuzhiyun #define SPITZ_GPIO_RESERVED_1		(SPITZ_SCP2_GPIO_BASE + 2)
143*4882a593Smuzhiyun #define SPITZ_GPIO_RESERVED_2		(SPITZ_SCP2_GPIO_BASE + 3)
144*4882a593Smuzhiyun #define SPITZ_GPIO_RESERVED_3		(SPITZ_SCP2_GPIO_BASE + 4)
145*4882a593Smuzhiyun #define SPITZ_GPIO_RESERVED_4		(SPITZ_SCP2_GPIO_BASE + 5)
146*4882a593Smuzhiyun #define SPITZ_GPIO_BACKLIGHT_CONT	(SPITZ_SCP2_GPIO_BASE + 6)
147*4882a593Smuzhiyun #define SPITZ_GPIO_BACKLIGHT_ON		(SPITZ_SCP2_GPIO_BASE + 7)
148*4882a593Smuzhiyun #define SPITZ_GPIO_MIC_BIAS		(SPITZ_SCP2_GPIO_BASE + 8)
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* Akita IO Expander GPIOs */
151*4882a593Smuzhiyun #define AKITA_IOEXP_GPIO_BASE		(PXA_NR_BUILTIN_GPIO + 12)
152*4882a593Smuzhiyun #define AKITA_GPIO_RESERVED_0		(AKITA_IOEXP_GPIO_BASE + 0)
153*4882a593Smuzhiyun #define AKITA_GPIO_RESERVED_1		(AKITA_IOEXP_GPIO_BASE + 1)
154*4882a593Smuzhiyun #define AKITA_GPIO_MIC_BIAS		(AKITA_IOEXP_GPIO_BASE + 2)
155*4882a593Smuzhiyun #define AKITA_GPIO_BACKLIGHT_ON		(AKITA_IOEXP_GPIO_BASE + 3)
156*4882a593Smuzhiyun #define AKITA_GPIO_BACKLIGHT_CONT	(AKITA_IOEXP_GPIO_BASE + 4)
157*4882a593Smuzhiyun #define AKITA_GPIO_AKIN_PULLUP		(AKITA_IOEXP_GPIO_BASE + 5)
158*4882a593Smuzhiyun #define AKITA_GPIO_IR_ON		(AKITA_IOEXP_GPIO_BASE + 6)
159*4882a593Smuzhiyun #define AKITA_GPIO_RESERVED_7		(AKITA_IOEXP_GPIO_BASE + 7)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* Spitz IRQ Definitions */
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_KEY_INT        PXA_GPIO_TO_IRQ(SPITZ_GPIO_KEY_INT)
164*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_AC_IN          PXA_GPIO_TO_IRQ(SPITZ_GPIO_AC_IN)
165*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_AK_INT         PXA_GPIO_TO_IRQ(SPITZ_GPIO_AK_INT)
166*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_HP_IN          PXA_GPIO_TO_IRQ(SPITZ_GPIO_HP_IN)
167*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_TP_INT         PXA_GPIO_TO_IRQ(SPITZ_GPIO_TP_INT)
168*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_SYNC           PXA_GPIO_TO_IRQ(SPITZ_GPIO_SYNC)
169*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_ON_KEY         PXA_GPIO_TO_IRQ(SPITZ_GPIO_ON_KEY)
170*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_SWA            PXA_GPIO_TO_IRQ(SPITZ_GPIO_SWA)
171*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_SWB            PXA_GPIO_TO_IRQ(SPITZ_GPIO_SWB)
172*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_BAT_COVER      PXA_GPIO_TO_IRQ(SPITZ_GPIO_BAT_COVER)
173*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_FATAL_BAT      PXA_GPIO_TO_IRQ(SPITZ_GPIO_FATAL_BAT)
174*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_CO             PXA_GPIO_TO_IRQ(SPITZ_GPIO_CO)
175*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_CF_IRQ         PXA_GPIO_TO_IRQ(SPITZ_GPIO_CF_IRQ)
176*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_CF_CD          PXA_GPIO_TO_IRQ(SPITZ_GPIO_CF_CD)
177*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_CF2_IRQ        PXA_GPIO_TO_IRQ(SPITZ_GPIO_CF2_IRQ)
178*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_nSD_INT        PXA_GPIO_TO_IRQ(SPITZ_GPIO_nSD_INT)
179*4882a593Smuzhiyun #define SPITZ_IRQ_GPIO_nSD_DETECT     PXA_GPIO_TO_IRQ(SPITZ_GPIO_nSD_DETECT)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * Shared data structures
183*4882a593Smuzhiyun  */
184*4882a593Smuzhiyun extern struct platform_device spitzssp_device;
185*4882a593Smuzhiyun extern struct sharpsl_charger_machinfo spitz_pm_machinfo;
186