1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * arch/arm/mach-pxa/include/mach/irqs.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Author: Nicolas Pitre 6*4882a593Smuzhiyun * Created: Jun 15, 2001 7*4882a593Smuzhiyun * Copyright: MontaVista Software Inc. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun #ifndef __ASM_MACH_IRQS_H 10*4882a593Smuzhiyun #define __ASM_MACH_IRQS_H 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #include <asm/irq.h> 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #define PXA_ISA_IRQ(x) (x) 15*4882a593Smuzhiyun #define PXA_IRQ(x) (NR_IRQS_LEGACY + (x)) 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun #define IRQ_SSP3 PXA_IRQ(0) /* SSP3 service request */ 18*4882a593Smuzhiyun #define IRQ_MSL PXA_IRQ(1) /* MSL Interface interrupt */ 19*4882a593Smuzhiyun #define IRQ_USBH2 PXA_IRQ(2) /* USB Host interrupt 1 (OHCI,PXA27x) */ 20*4882a593Smuzhiyun #define IRQ_USBH1 PXA_IRQ(3) /* USB Host interrupt 2 (non-OHCI,PXA27x) */ 21*4882a593Smuzhiyun #define IRQ_KEYPAD PXA_IRQ(4) /* Key pad controller */ 22*4882a593Smuzhiyun #define IRQ_MEMSTK PXA_IRQ(5) /* Memory Stick interrupt (PXA27x) */ 23*4882a593Smuzhiyun #define IRQ_ACIPC0 PXA_IRQ(5) /* AP-CP Communication (PXA930) */ 24*4882a593Smuzhiyun #define IRQ_PWRI2C PXA_IRQ(6) /* Power I2C interrupt */ 25*4882a593Smuzhiyun #define IRQ_HWUART PXA_IRQ(7) /* HWUART Transmit/Receive/Error (PXA26x) */ 26*4882a593Smuzhiyun #define IRQ_OST_4_11 PXA_IRQ(7) /* OS timer 4-11 matches (PXA27x) */ 27*4882a593Smuzhiyun #define IRQ_GPIO0 PXA_IRQ(8) /* GPIO0 Edge Detect */ 28*4882a593Smuzhiyun #define IRQ_GPIO1 PXA_IRQ(9) /* GPIO1 Edge Detect */ 29*4882a593Smuzhiyun #define IRQ_GPIO_2_x PXA_IRQ(10) /* GPIO[2-x] Edge Detect */ 30*4882a593Smuzhiyun #define IRQ_USB PXA_IRQ(11) /* USB Service */ 31*4882a593Smuzhiyun #define IRQ_PMU PXA_IRQ(12) /* Performance Monitoring Unit */ 32*4882a593Smuzhiyun #define IRQ_I2S PXA_IRQ(13) /* I2S Interrupt (PXA27x) */ 33*4882a593Smuzhiyun #define IRQ_SSP4 PXA_IRQ(13) /* SSP4 service request (PXA3xx) */ 34*4882a593Smuzhiyun #define IRQ_AC97 PXA_IRQ(14) /* AC97 Interrupt */ 35*4882a593Smuzhiyun #define IRQ_ASSP PXA_IRQ(15) /* Audio SSP Service Request (PXA25x) */ 36*4882a593Smuzhiyun #define IRQ_USIM PXA_IRQ(15) /* Smart Card interface interrupt (PXA27x) */ 37*4882a593Smuzhiyun #define IRQ_NSSP PXA_IRQ(16) /* Network SSP Service Request (PXA25x) */ 38*4882a593Smuzhiyun #define IRQ_SSP2 PXA_IRQ(16) /* SSP2 interrupt (PXA27x) */ 39*4882a593Smuzhiyun #define IRQ_LCD PXA_IRQ(17) /* LCD Controller Service Request */ 40*4882a593Smuzhiyun #define IRQ_I2C PXA_IRQ(18) /* I2C Service Request */ 41*4882a593Smuzhiyun #define IRQ_ICP PXA_IRQ(19) /* ICP Transmit/Receive/Error */ 42*4882a593Smuzhiyun #define IRQ_ACIPC2 PXA_IRQ(19) /* AP-CP Communication (PXA930) */ 43*4882a593Smuzhiyun #define IRQ_STUART PXA_IRQ(20) /* STUART Transmit/Receive/Error */ 44*4882a593Smuzhiyun #define IRQ_BTUART PXA_IRQ(21) /* BTUART Transmit/Receive/Error */ 45*4882a593Smuzhiyun #define IRQ_FFUART PXA_IRQ(22) /* FFUART Transmit/Receive/Error*/ 46*4882a593Smuzhiyun #define IRQ_MMC PXA_IRQ(23) /* MMC Status/Error Detection */ 47*4882a593Smuzhiyun #define IRQ_SSP PXA_IRQ(24) /* SSP Service Request */ 48*4882a593Smuzhiyun #define IRQ_DMA PXA_IRQ(25) /* DMA Channel Service Request */ 49*4882a593Smuzhiyun #define IRQ_OST0 PXA_IRQ(26) /* OS Timer match 0 */ 50*4882a593Smuzhiyun #define IRQ_OST1 PXA_IRQ(27) /* OS Timer match 1 */ 51*4882a593Smuzhiyun #define IRQ_OST2 PXA_IRQ(28) /* OS Timer match 2 */ 52*4882a593Smuzhiyun #define IRQ_OST3 PXA_IRQ(29) /* OS Timer match 3 */ 53*4882a593Smuzhiyun #define IRQ_RTC1Hz PXA_IRQ(30) /* RTC HZ Clock Tick */ 54*4882a593Smuzhiyun #define IRQ_RTCAlrm PXA_IRQ(31) /* RTC Alarm */ 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #define IRQ_TPM PXA_IRQ(32) /* TPM interrupt */ 57*4882a593Smuzhiyun #define IRQ_CAMERA PXA_IRQ(33) /* Camera Interface */ 58*4882a593Smuzhiyun #define IRQ_CIR PXA_IRQ(34) /* Consumer IR */ 59*4882a593Smuzhiyun #define IRQ_COMM_WDT PXA_IRQ(35) /* Comm WDT interrupt */ 60*4882a593Smuzhiyun #define IRQ_TSI PXA_IRQ(36) /* Touch Screen Interface (PXA320) */ 61*4882a593Smuzhiyun #define IRQ_ENHROT PXA_IRQ(37) /* Enhanced Rotary (PXA930) */ 62*4882a593Smuzhiyun #define IRQ_USIM2 PXA_IRQ(38) /* USIM2 Controller */ 63*4882a593Smuzhiyun #define IRQ_GCU PXA_IRQ(39) /* Graphics Controller (PXA3xx) */ 64*4882a593Smuzhiyun #define IRQ_ACIPC1 PXA_IRQ(40) /* AP-CP Communication (PXA930) */ 65*4882a593Smuzhiyun #define IRQ_MMC2 PXA_IRQ(41) /* MMC2 Controller */ 66*4882a593Smuzhiyun #define IRQ_TRKBALL PXA_IRQ(43) /* Track Ball (PXA930) */ 67*4882a593Smuzhiyun #define IRQ_1WIRE PXA_IRQ(44) /* 1-Wire Controller */ 68*4882a593Smuzhiyun #define IRQ_NAND PXA_IRQ(45) /* NAND Controller */ 69*4882a593Smuzhiyun #define IRQ_USB2 PXA_IRQ(46) /* USB 2.0 Device Controller */ 70*4882a593Smuzhiyun #define IRQ_WAKEUP0 PXA_IRQ(49) /* EXT_WAKEUP0 */ 71*4882a593Smuzhiyun #define IRQ_WAKEUP1 PXA_IRQ(50) /* EXT_WAKEUP1 */ 72*4882a593Smuzhiyun #define IRQ_DMEMC PXA_IRQ(51) /* Dynamic Memory Controller */ 73*4882a593Smuzhiyun #define IRQ_MMC3 PXA_IRQ(55) /* MMC3 Controller (PXA310) */ 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define IRQ_U2O PXA_IRQ(64) /* USB OTG 2.0 Controller (PXA935) */ 76*4882a593Smuzhiyun #define IRQ_U2H PXA_IRQ(65) /* USB Host 2.0 Controller (PXA935) */ 77*4882a593Smuzhiyun #define IRQ_PXA935_MMC0 PXA_IRQ(72) /* MMC0 Controller (PXA935) */ 78*4882a593Smuzhiyun #define IRQ_PXA935_MMC1 PXA_IRQ(73) /* MMC1 Controller (PXA935) */ 79*4882a593Smuzhiyun #define IRQ_PXA935_MMC2 PXA_IRQ(74) /* MMC2 Controller (PXA935) */ 80*4882a593Smuzhiyun #define IRQ_U2P PXA_IRQ(93) /* USB PHY D+/D- Lines (PXA935) */ 81*4882a593Smuzhiyun 82*4882a593Smuzhiyun #define PXA_GPIO_IRQ_BASE PXA_IRQ(96) 83*4882a593Smuzhiyun #define PXA_NR_BUILTIN_GPIO (192) 84*4882a593Smuzhiyun #define PXA_GPIO_TO_IRQ(x) (PXA_GPIO_IRQ_BASE + (x)) 85*4882a593Smuzhiyun 86*4882a593Smuzhiyun /* 87*4882a593Smuzhiyun * The following interrupts are for board specific purposes. Since 88*4882a593Smuzhiyun * the kernel can only run on one machine at a time, we can re-use 89*4882a593Smuzhiyun * these. 90*4882a593Smuzhiyun * By default, no board IRQ is reserved. It should be finished in 91*4882a593Smuzhiyun * custom board since sparse IRQ is already enabled. 92*4882a593Smuzhiyun */ 93*4882a593Smuzhiyun #define IRQ_BOARD_START (PXA_GPIO_IRQ_BASE + PXA_NR_BUILTIN_GPIO) 94*4882a593Smuzhiyun 95*4882a593Smuzhiyun #define PXA_NR_IRQS (IRQ_BOARD_START) 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 98*4882a593Smuzhiyun struct irq_data; 99*4882a593Smuzhiyun struct pt_regs; 100*4882a593Smuzhiyun 101*4882a593Smuzhiyun void pxa_mask_irq(struct irq_data *); 102*4882a593Smuzhiyun void pxa_unmask_irq(struct irq_data *); 103*4882a593Smuzhiyun void icip_handle_irq(struct pt_regs *); 104*4882a593Smuzhiyun void ichp_handle_irq(struct pt_regs *); 105*4882a593Smuzhiyun 106*4882a593Smuzhiyun void pxa_init_irq(int irq_nr, int (*set_wake)(struct irq_data *, unsigned int)); 107*4882a593Smuzhiyun #endif 108*4882a593Smuzhiyun 109*4882a593Smuzhiyun #endif /* __ASM_MACH_IRQS_H */ 110