1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * arch/arm/mach-pxa/include/mach/hardware.h 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Author: Nicolas Pitre 6*4882a593Smuzhiyun * Created: Jun 15, 2001 7*4882a593Smuzhiyun * Copyright: MontaVista Software Inc. 8*4882a593Smuzhiyun */ 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #ifndef __ASM_ARCH_HARDWARE_H 11*4882a593Smuzhiyun #define __ASM_ARCH_HARDWARE_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun #include <mach/addr-map.h> 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun /* 16*4882a593Smuzhiyun * Workarounds for at least 2 errata so far require this. 17*4882a593Smuzhiyun * The mapping is set in mach-pxa/generic.c. 18*4882a593Smuzhiyun */ 19*4882a593Smuzhiyun #define UNCACHED_PHYS_0 0xfe000000 20*4882a593Smuzhiyun #define UNCACHED_PHYS_0_SIZE 0x00100000 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun /* 23*4882a593Smuzhiyun * Intel PXA2xx internal register mapping: 24*4882a593Smuzhiyun * 25*4882a593Smuzhiyun * 0x40000000 - 0x41ffffff <--> 0xf2000000 - 0xf3ffffff 26*4882a593Smuzhiyun * 0x44000000 - 0x45ffffff <--> 0xf4000000 - 0xf5ffffff 27*4882a593Smuzhiyun * 0x48000000 - 0x49ffffff <--> 0xf6000000 - 0xf7ffffff 28*4882a593Smuzhiyun * 0x4c000000 - 0x4dffffff <--> 0xf8000000 - 0xf9ffffff 29*4882a593Smuzhiyun * 0x50000000 - 0x51ffffff <--> 0xfa000000 - 0xfbffffff 30*4882a593Smuzhiyun * 0x54000000 - 0x55ffffff <--> 0xfc000000 - 0xfdffffff 31*4882a593Smuzhiyun * 0x58000000 - 0x59ffffff <--> 0xfe000000 - 0xffffffff 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * Note that not all PXA2xx chips implement all those addresses, and the 34*4882a593Smuzhiyun * kernel only maps the minimum needed range of this mapping. 35*4882a593Smuzhiyun */ 36*4882a593Smuzhiyun #define io_v2p(x) (0x3c000000 + ((x) & 0x01ffffff) + (((x) & 0x0e000000) << 1)) 37*4882a593Smuzhiyun #define io_p2v(x) IOMEM(0xf2000000 + ((x) & 0x01ffffff) + (((x) & 0x1c000000) >> 1)) 38*4882a593Smuzhiyun 39*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 40*4882a593Smuzhiyun # define __REG(x) (*((volatile u32 __iomem *)io_p2v(x))) 41*4882a593Smuzhiyun 42*4882a593Smuzhiyun /* With indexed regs we don't want to feed the index through io_p2v() 43*4882a593Smuzhiyun especially if it is a variable, otherwise horrible code will result. */ 44*4882a593Smuzhiyun # define __REG2(x,y) \ 45*4882a593Smuzhiyun (*(volatile u32 __iomem*)((u32)&__REG(x) + (y))) 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun # define __PREG(x) (io_v2p((u32)&(x))) 48*4882a593Smuzhiyun 49*4882a593Smuzhiyun #else 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun # define __REG(x) io_p2v(x) 52*4882a593Smuzhiyun # define __PREG(x) io_v2p(x) 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun #endif 55*4882a593Smuzhiyun 56*4882a593Smuzhiyun #ifndef __ASSEMBLY__ 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #include <asm/cputype.h> 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* 61*4882a593Smuzhiyun * CPU Stepping CPU_ID JTAG_ID 62*4882a593Smuzhiyun * 63*4882a593Smuzhiyun * PXA210 B0 0x69052922 0x2926C013 64*4882a593Smuzhiyun * PXA210 B1 0x69052923 0x3926C013 65*4882a593Smuzhiyun * PXA210 B2 0x69052924 0x4926C013 66*4882a593Smuzhiyun * PXA210 C0 0x69052D25 0x5926C013 67*4882a593Smuzhiyun * 68*4882a593Smuzhiyun * PXA250 A0 0x69052100 0x09264013 69*4882a593Smuzhiyun * PXA250 A1 0x69052101 0x19264013 70*4882a593Smuzhiyun * PXA250 B0 0x69052902 0x29264013 71*4882a593Smuzhiyun * PXA250 B1 0x69052903 0x39264013 72*4882a593Smuzhiyun * PXA250 B2 0x69052904 0x49264013 73*4882a593Smuzhiyun * PXA250 C0 0x69052D05 0x59264013 74*4882a593Smuzhiyun * 75*4882a593Smuzhiyun * PXA255 A0 0x69052D06 0x69264013 76*4882a593Smuzhiyun * 77*4882a593Smuzhiyun * PXA26x A0 0x69052903 0x39264013 78*4882a593Smuzhiyun * PXA26x B0 0x69052D05 0x59264013 79*4882a593Smuzhiyun * 80*4882a593Smuzhiyun * PXA27x A0 0x69054110 0x09265013 81*4882a593Smuzhiyun * PXA27x A1 0x69054111 0x19265013 82*4882a593Smuzhiyun * PXA27x B0 0x69054112 0x29265013 83*4882a593Smuzhiyun * PXA27x B1 0x69054113 0x39265013 84*4882a593Smuzhiyun * PXA27x C0 0x69054114 0x49265013 85*4882a593Smuzhiyun * PXA27x C5 0x69054117 0x79265013 86*4882a593Smuzhiyun * 87*4882a593Smuzhiyun * PXA30x A0 0x69056880 0x0E648013 88*4882a593Smuzhiyun * PXA30x A1 0x69056881 0x1E648013 89*4882a593Smuzhiyun * PXA31x A0 0x69056890 0x0E649013 90*4882a593Smuzhiyun * PXA31x A1 0x69056891 0x1E649013 91*4882a593Smuzhiyun * PXA31x A2 0x69056892 0x2E649013 92*4882a593Smuzhiyun * PXA32x B1 0x69056825 0x5E642013 93*4882a593Smuzhiyun * PXA32x B2 0x69056826 0x6E642013 94*4882a593Smuzhiyun * 95*4882a593Smuzhiyun * PXA930 B0 0x69056835 0x5E643013 96*4882a593Smuzhiyun * PXA930 B1 0x69056837 0x7E643013 97*4882a593Smuzhiyun * PXA930 B2 0x69056838 0x8E643013 98*4882a593Smuzhiyun * 99*4882a593Smuzhiyun * PXA935 A0 0x56056931 0x1E653013 100*4882a593Smuzhiyun * PXA935 B0 0x56056936 0x6E653013 101*4882a593Smuzhiyun * PXA935 B1 0x56056938 0x8E653013 102*4882a593Smuzhiyun */ 103*4882a593Smuzhiyun #ifdef CONFIG_PXA25x 104*4882a593Smuzhiyun #define __cpu_is_pxa210(id) \ 105*4882a593Smuzhiyun ({ \ 106*4882a593Smuzhiyun unsigned int _id = (id) & 0xf3f0; \ 107*4882a593Smuzhiyun _id == 0x2120; \ 108*4882a593Smuzhiyun }) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun #define __cpu_is_pxa250(id) \ 111*4882a593Smuzhiyun ({ \ 112*4882a593Smuzhiyun unsigned int _id = (id) & 0xf3ff; \ 113*4882a593Smuzhiyun _id <= 0x2105; \ 114*4882a593Smuzhiyun }) 115*4882a593Smuzhiyun 116*4882a593Smuzhiyun #define __cpu_is_pxa255(id) \ 117*4882a593Smuzhiyun ({ \ 118*4882a593Smuzhiyun unsigned int _id = (id) & 0xffff; \ 119*4882a593Smuzhiyun _id == 0x2d06; \ 120*4882a593Smuzhiyun }) 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define __cpu_is_pxa25x(id) \ 123*4882a593Smuzhiyun ({ \ 124*4882a593Smuzhiyun unsigned int _id = (id) & 0xf300; \ 125*4882a593Smuzhiyun _id == 0x2100; \ 126*4882a593Smuzhiyun }) 127*4882a593Smuzhiyun #else 128*4882a593Smuzhiyun #define __cpu_is_pxa210(id) (0) 129*4882a593Smuzhiyun #define __cpu_is_pxa250(id) (0) 130*4882a593Smuzhiyun #define __cpu_is_pxa255(id) (0) 131*4882a593Smuzhiyun #define __cpu_is_pxa25x(id) (0) 132*4882a593Smuzhiyun #endif 133*4882a593Smuzhiyun 134*4882a593Smuzhiyun #ifdef CONFIG_PXA27x 135*4882a593Smuzhiyun #define __cpu_is_pxa27x(id) \ 136*4882a593Smuzhiyun ({ \ 137*4882a593Smuzhiyun unsigned int _id = (id) >> 4 & 0xfff; \ 138*4882a593Smuzhiyun _id == 0x411; \ 139*4882a593Smuzhiyun }) 140*4882a593Smuzhiyun #else 141*4882a593Smuzhiyun #define __cpu_is_pxa27x(id) (0) 142*4882a593Smuzhiyun #endif 143*4882a593Smuzhiyun 144*4882a593Smuzhiyun #ifdef CONFIG_CPU_PXA300 145*4882a593Smuzhiyun #define __cpu_is_pxa300(id) \ 146*4882a593Smuzhiyun ({ \ 147*4882a593Smuzhiyun unsigned int _id = (id) >> 4 & 0xfff; \ 148*4882a593Smuzhiyun _id == 0x688; \ 149*4882a593Smuzhiyun }) 150*4882a593Smuzhiyun #else 151*4882a593Smuzhiyun #define __cpu_is_pxa300(id) (0) 152*4882a593Smuzhiyun #endif 153*4882a593Smuzhiyun 154*4882a593Smuzhiyun #ifdef CONFIG_CPU_PXA310 155*4882a593Smuzhiyun #define __cpu_is_pxa310(id) \ 156*4882a593Smuzhiyun ({ \ 157*4882a593Smuzhiyun unsigned int _id = (id) >> 4 & 0xfff; \ 158*4882a593Smuzhiyun _id == 0x689; \ 159*4882a593Smuzhiyun }) 160*4882a593Smuzhiyun #else 161*4882a593Smuzhiyun #define __cpu_is_pxa310(id) (0) 162*4882a593Smuzhiyun #endif 163*4882a593Smuzhiyun 164*4882a593Smuzhiyun #ifdef CONFIG_CPU_PXA320 165*4882a593Smuzhiyun #define __cpu_is_pxa320(id) \ 166*4882a593Smuzhiyun ({ \ 167*4882a593Smuzhiyun unsigned int _id = (id) >> 4 & 0xfff; \ 168*4882a593Smuzhiyun _id == 0x603 || _id == 0x682; \ 169*4882a593Smuzhiyun }) 170*4882a593Smuzhiyun #else 171*4882a593Smuzhiyun #define __cpu_is_pxa320(id) (0) 172*4882a593Smuzhiyun #endif 173*4882a593Smuzhiyun 174*4882a593Smuzhiyun #ifdef CONFIG_CPU_PXA930 175*4882a593Smuzhiyun #define __cpu_is_pxa930(id) \ 176*4882a593Smuzhiyun ({ \ 177*4882a593Smuzhiyun unsigned int _id = (id) >> 4 & 0xfff; \ 178*4882a593Smuzhiyun _id == 0x683; \ 179*4882a593Smuzhiyun }) 180*4882a593Smuzhiyun #else 181*4882a593Smuzhiyun #define __cpu_is_pxa930(id) (0) 182*4882a593Smuzhiyun #endif 183*4882a593Smuzhiyun 184*4882a593Smuzhiyun #ifdef CONFIG_CPU_PXA935 185*4882a593Smuzhiyun #define __cpu_is_pxa935(id) \ 186*4882a593Smuzhiyun ({ \ 187*4882a593Smuzhiyun unsigned int _id = (id) >> 4 & 0xfff; \ 188*4882a593Smuzhiyun _id == 0x693; \ 189*4882a593Smuzhiyun }) 190*4882a593Smuzhiyun #else 191*4882a593Smuzhiyun #define __cpu_is_pxa935(id) (0) 192*4882a593Smuzhiyun #endif 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun #define cpu_is_pxa210() \ 195*4882a593Smuzhiyun ({ \ 196*4882a593Smuzhiyun __cpu_is_pxa210(read_cpuid_id()); \ 197*4882a593Smuzhiyun }) 198*4882a593Smuzhiyun 199*4882a593Smuzhiyun #define cpu_is_pxa250() \ 200*4882a593Smuzhiyun ({ \ 201*4882a593Smuzhiyun __cpu_is_pxa250(read_cpuid_id()); \ 202*4882a593Smuzhiyun }) 203*4882a593Smuzhiyun 204*4882a593Smuzhiyun #define cpu_is_pxa255() \ 205*4882a593Smuzhiyun ({ \ 206*4882a593Smuzhiyun __cpu_is_pxa255(read_cpuid_id()); \ 207*4882a593Smuzhiyun }) 208*4882a593Smuzhiyun 209*4882a593Smuzhiyun #define cpu_is_pxa25x() \ 210*4882a593Smuzhiyun ({ \ 211*4882a593Smuzhiyun __cpu_is_pxa25x(read_cpuid_id()); \ 212*4882a593Smuzhiyun }) 213*4882a593Smuzhiyun 214*4882a593Smuzhiyun #define cpu_is_pxa27x() \ 215*4882a593Smuzhiyun ({ \ 216*4882a593Smuzhiyun __cpu_is_pxa27x(read_cpuid_id()); \ 217*4882a593Smuzhiyun }) 218*4882a593Smuzhiyun 219*4882a593Smuzhiyun #define cpu_is_pxa300() \ 220*4882a593Smuzhiyun ({ \ 221*4882a593Smuzhiyun __cpu_is_pxa300(read_cpuid_id()); \ 222*4882a593Smuzhiyun }) 223*4882a593Smuzhiyun 224*4882a593Smuzhiyun #define cpu_is_pxa310() \ 225*4882a593Smuzhiyun ({ \ 226*4882a593Smuzhiyun __cpu_is_pxa310(read_cpuid_id()); \ 227*4882a593Smuzhiyun }) 228*4882a593Smuzhiyun 229*4882a593Smuzhiyun #define cpu_is_pxa320() \ 230*4882a593Smuzhiyun ({ \ 231*4882a593Smuzhiyun __cpu_is_pxa320(read_cpuid_id()); \ 232*4882a593Smuzhiyun }) 233*4882a593Smuzhiyun 234*4882a593Smuzhiyun #define cpu_is_pxa930() \ 235*4882a593Smuzhiyun ({ \ 236*4882a593Smuzhiyun __cpu_is_pxa930(read_cpuid_id()); \ 237*4882a593Smuzhiyun }) 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun #define cpu_is_pxa935() \ 240*4882a593Smuzhiyun ({ \ 241*4882a593Smuzhiyun __cpu_is_pxa935(read_cpuid_id()); \ 242*4882a593Smuzhiyun }) 243*4882a593Smuzhiyun 244*4882a593Smuzhiyun 245*4882a593Smuzhiyun 246*4882a593Smuzhiyun /* 247*4882a593Smuzhiyun * CPUID Core Generation Bit 248*4882a593Smuzhiyun * <= 0x2 for pxa21x/pxa25x/pxa26x/pxa27x 249*4882a593Smuzhiyun */ 250*4882a593Smuzhiyun #if defined(CONFIG_PXA25x) || defined(CONFIG_PXA27x) 251*4882a593Smuzhiyun #define __cpu_is_pxa2xx(id) \ 252*4882a593Smuzhiyun ({ \ 253*4882a593Smuzhiyun unsigned int _id = (id) >> 13 & 0x7; \ 254*4882a593Smuzhiyun _id <= 0x2; \ 255*4882a593Smuzhiyun }) 256*4882a593Smuzhiyun #else 257*4882a593Smuzhiyun #define __cpu_is_pxa2xx(id) (0) 258*4882a593Smuzhiyun #endif 259*4882a593Smuzhiyun 260*4882a593Smuzhiyun #ifdef CONFIG_PXA3xx 261*4882a593Smuzhiyun #define __cpu_is_pxa3xx(id) \ 262*4882a593Smuzhiyun ({ \ 263*4882a593Smuzhiyun __cpu_is_pxa300(id) \ 264*4882a593Smuzhiyun || __cpu_is_pxa310(id) \ 265*4882a593Smuzhiyun || __cpu_is_pxa320(id) \ 266*4882a593Smuzhiyun || __cpu_is_pxa93x(id); \ 267*4882a593Smuzhiyun }) 268*4882a593Smuzhiyun #else 269*4882a593Smuzhiyun #define __cpu_is_pxa3xx(id) (0) 270*4882a593Smuzhiyun #endif 271*4882a593Smuzhiyun 272*4882a593Smuzhiyun #if defined(CONFIG_CPU_PXA930) || defined(CONFIG_CPU_PXA935) 273*4882a593Smuzhiyun #define __cpu_is_pxa93x(id) \ 274*4882a593Smuzhiyun ({ \ 275*4882a593Smuzhiyun __cpu_is_pxa930(id) \ 276*4882a593Smuzhiyun || __cpu_is_pxa935(id); \ 277*4882a593Smuzhiyun }) 278*4882a593Smuzhiyun #else 279*4882a593Smuzhiyun #define __cpu_is_pxa93x(id) (0) 280*4882a593Smuzhiyun #endif 281*4882a593Smuzhiyun 282*4882a593Smuzhiyun #define cpu_is_pxa2xx() \ 283*4882a593Smuzhiyun ({ \ 284*4882a593Smuzhiyun __cpu_is_pxa2xx(read_cpuid_id()); \ 285*4882a593Smuzhiyun }) 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun #define cpu_is_pxa3xx() \ 288*4882a593Smuzhiyun ({ \ 289*4882a593Smuzhiyun __cpu_is_pxa3xx(read_cpuid_id()); \ 290*4882a593Smuzhiyun }) 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun #define cpu_is_pxa93x() \ 293*4882a593Smuzhiyun ({ \ 294*4882a593Smuzhiyun __cpu_is_pxa93x(read_cpuid_id()); \ 295*4882a593Smuzhiyun }) 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun 298*4882a593Smuzhiyun /* 299*4882a593Smuzhiyun * return current memory and LCD clock frequency in units of 10kHz 300*4882a593Smuzhiyun */ 301*4882a593Smuzhiyun extern unsigned int get_memclk_frequency_10khz(void); 302*4882a593Smuzhiyun 303*4882a593Smuzhiyun #endif 304*4882a593Smuzhiyun 305*4882a593Smuzhiyun #endif /* _ASM_ARCH_HARDWARE_H */ 306