xref: /OK3568_Linux_fs/kernel/arch/arm/mach-pxa/include/mach/balloon3.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  *  linux/include/asm-arm/arch-pxa/balloon3.h
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  *  Authors:	Nick Bane and Wookey
6*4882a593Smuzhiyun  *  Created:	Oct, 2005
7*4882a593Smuzhiyun  *  Copyright:	Toby Churchill Ltd
8*4882a593Smuzhiyun  *  Cribbed from mainstone.c, by Nicholas Pitre
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #ifndef ASM_ARCH_BALLOON3_H
12*4882a593Smuzhiyun #define ASM_ARCH_BALLOON3_H
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "irqs.h" /* PXA_NR_BUILTIN_GPIO */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun enum balloon3_features {
17*4882a593Smuzhiyun 	BALLOON3_FEATURE_OHCI,
18*4882a593Smuzhiyun 	BALLOON3_FEATURE_MMC,
19*4882a593Smuzhiyun 	BALLOON3_FEATURE_CF,
20*4882a593Smuzhiyun 	BALLOON3_FEATURE_AUDIO,
21*4882a593Smuzhiyun 	BALLOON3_FEATURE_TOPPOLY,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define BALLOON3_FPGA_PHYS	PXA_CS4_PHYS
25*4882a593Smuzhiyun #define BALLOON3_FPGA_VIRT	IOMEM(0xf1000000)	/* as per balloon2 */
26*4882a593Smuzhiyun #define BALLOON3_FPGA_LENGTH	0x01000000
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define	BALLOON3_FPGA_SETnCLR		(0x1000)
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* FPGA / CPLD registers for CF socket */
31*4882a593Smuzhiyun #define	BALLOON3_CF_STATUS_REG		(BALLOON3_FPGA_VIRT + 0x00e00008)
32*4882a593Smuzhiyun #define	BALLOON3_CF_CONTROL_REG		(BALLOON3_FPGA_VIRT + 0x00e00008)
33*4882a593Smuzhiyun /* FPGA / CPLD version register */
34*4882a593Smuzhiyun #define	BALLOON3_FPGA_VER		(BALLOON3_FPGA_VIRT + 0x00e0001c)
35*4882a593Smuzhiyun /* FPGA / CPLD registers for NAND flash */
36*4882a593Smuzhiyun #define	BALLOON3_NAND_BASE		(PXA_CS4_PHYS + 0x00e00000)
37*4882a593Smuzhiyun #define	BALLOON3_NAND_IO_REG		(BALLOON3_FPGA_VIRT + 0x00e00000)
38*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL2_REG	(BALLOON3_FPGA_VIRT + 0x00e00010)
39*4882a593Smuzhiyun #define	BALLOON3_NAND_STAT_REG		(BALLOON3_FPGA_VIRT + 0x00e00014)
40*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_REG	(BALLOON3_FPGA_VIRT + 0x00e00014)
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* fpga/cpld interrupt control register */
43*4882a593Smuzhiyun #define BALLOON3_INT_CONTROL_REG	(BALLOON3_FPGA_VIRT + 0x00e0000C)
44*4882a593Smuzhiyun #define BALLOON3_VERSION_REG		(BALLOON3_FPGA_VIRT + 0x00e0001c)
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun #define BALLOON3_SAMOSA_ADDR_REG	(BALLOON3_FPGA_VIRT + 0x00c00000)
47*4882a593Smuzhiyun #define BALLOON3_SAMOSA_DATA_REG	(BALLOON3_FPGA_VIRT + 0x00c00004)
48*4882a593Smuzhiyun #define BALLOON3_SAMOSA_STATUS_REG	(BALLOON3_FPGA_VIRT + 0x00c0001c)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* CF Status Register bits (read-only) bits */
51*4882a593Smuzhiyun #define BALLOON3_CF_nIRQ		(1 << 0)
52*4882a593Smuzhiyun #define BALLOON3_CF_nSTSCHG_BVD1	(1 << 1)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /* CF Control Set Register bits / CF Control Clear Register bits (write-only) */
55*4882a593Smuzhiyun #define BALLOON3_CF_RESET		(1 << 0)
56*4882a593Smuzhiyun #define BALLOON3_CF_ENABLE		(1 << 1)
57*4882a593Smuzhiyun #define BALLOON3_CF_ADD_ENABLE		(1 << 2)
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /* CF Interrupt sources */
60*4882a593Smuzhiyun #define BALLOON3_BP_CF_NRDY_IRQ		BALLOON3_IRQ(0)
61*4882a593Smuzhiyun #define BALLOON3_BP_NSTSCHG_IRQ		BALLOON3_IRQ(1)
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* NAND Control register */
64*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLWP	(1 << 7)
65*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLSE	(1 << 6)
66*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLCE3	(1 << 5)
67*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLCE2	(1 << 4)
68*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLCE1	(1 << 3)
69*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLCE0	(1 << 2)
70*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLALE	(1 << 1)
71*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL_FLCLE	(1 << 0)
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* NAND Status register */
74*4882a593Smuzhiyun #define	BALLOON3_NAND_STAT_RNB		(1 << 0)
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* NAND Control2 register */
77*4882a593Smuzhiyun #define	BALLOON3_NAND_CONTROL2_16BIT	(1 << 0)
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun /* GPIOs for irqs */
80*4882a593Smuzhiyun #define BALLOON3_GPIO_AUX_NIRQ		(94)
81*4882a593Smuzhiyun #define BALLOON3_GPIO_CODEC_IRQ		(95)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* Timer and Idle LED locations */
84*4882a593Smuzhiyun #define BALLOON3_GPIO_LED_NAND		(9)
85*4882a593Smuzhiyun #define BALLOON3_GPIO_LED_IDLE		(10)
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun /* backlight control */
88*4882a593Smuzhiyun #define BALLOON3_GPIO_RUN_BACKLIGHT	(99)
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun #define BALLOON3_GPIO_S0_CD		(105)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* NAND */
93*4882a593Smuzhiyun #define BALLOON3_GPIO_RUN_NAND		(102)
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* PCF8574A Leds */
96*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_BASE		160
97*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED0		(BALLOON3_PCF_GPIO_BASE + 0)
98*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED1		(BALLOON3_PCF_GPIO_BASE + 1)
99*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED2		(BALLOON3_PCF_GPIO_BASE + 2)
100*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED3		(BALLOON3_PCF_GPIO_BASE + 3)
101*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED4		(BALLOON3_PCF_GPIO_BASE + 4)
102*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED5		(BALLOON3_PCF_GPIO_BASE + 5)
103*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED6		(BALLOON3_PCF_GPIO_BASE + 6)
104*4882a593Smuzhiyun #define	BALLOON3_PCF_GPIO_LED7		(BALLOON3_PCF_GPIO_BASE + 7)
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* FPGA Interrupt Mask/Acknowledge Register */
107*4882a593Smuzhiyun #define BALLOON3_INT_S0_IRQ		(1 << 0)  /* PCMCIA 0 IRQ */
108*4882a593Smuzhiyun #define BALLOON3_INT_S0_STSCHG		(1 << 1)  /* PCMCIA 0 status changed */
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* CPLD (and FPGA) interface definitions */
111*4882a593Smuzhiyun #define CPLD_LCD0_DATA_SET             0x00
112*4882a593Smuzhiyun #define CPLD_LCD0_DATA_CLR             0x10
113*4882a593Smuzhiyun #define CPLD_LCD0_COMMAND_SET          0x01
114*4882a593Smuzhiyun #define CPLD_LCD0_COMMAND_CLR          0x11
115*4882a593Smuzhiyun #define CPLD_LCD1_DATA_SET             0x02
116*4882a593Smuzhiyun #define CPLD_LCD1_DATA_CLR             0x12
117*4882a593Smuzhiyun #define CPLD_LCD1_COMMAND_SET          0x03
118*4882a593Smuzhiyun #define CPLD_LCD1_COMMAND_CLR          0x13
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define CPLD_MISC_SET                  0x07
121*4882a593Smuzhiyun #define CPLD_MISC_CLR                  0x17
122*4882a593Smuzhiyun #define CPLD_MISC_LOON_NRESET_BIT      0
123*4882a593Smuzhiyun #define CPLD_MISC_LOON_UNSUSP_BIT      1
124*4882a593Smuzhiyun #define CPLD_MISC_RUN_5V_BIT           2
125*4882a593Smuzhiyun #define CPLD_MISC_CHG_D0_BIT           3
126*4882a593Smuzhiyun #define CPLD_MISC_CHG_D1_BIT           4
127*4882a593Smuzhiyun #define CPLD_MISC_DAC_NCS_BIT          5
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun #define CPLD_LCD_SET                   0x08
130*4882a593Smuzhiyun #define CPLD_LCD_CLR                   0x18
131*4882a593Smuzhiyun #define CPLD_LCD_BACKLIGHT_EN_0_BIT    0
132*4882a593Smuzhiyun #define CPLD_LCD_BACKLIGHT_EN_1_BIT    1
133*4882a593Smuzhiyun #define CPLD_LCD_LED_RED_BIT           4
134*4882a593Smuzhiyun #define CPLD_LCD_LED_GREEN_BIT         5
135*4882a593Smuzhiyun #define CPLD_LCD_NRESET_BIT            7
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun #define CPLD_LCD_RO_SET                0x09
138*4882a593Smuzhiyun #define CPLD_LCD_RO_CLR                0x19
139*4882a593Smuzhiyun #define CPLD_LCD_RO_LCD0_nWAIT_BIT     0
140*4882a593Smuzhiyun #define CPLD_LCD_RO_LCD1_nWAIT_BIT     1
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun #define CPLD_SERIAL_SET                0x0a
143*4882a593Smuzhiyun #define CPLD_SERIAL_CLR                0x1a
144*4882a593Smuzhiyun #define CPLD_SERIAL_GSM_RI_BIT         0
145*4882a593Smuzhiyun #define CPLD_SERIAL_GSM_CTS_BIT        1
146*4882a593Smuzhiyun #define CPLD_SERIAL_GSM_DTR_BIT        2
147*4882a593Smuzhiyun #define CPLD_SERIAL_LPR_CTS_BIT        3
148*4882a593Smuzhiyun #define CPLD_SERIAL_TC232_CTS_BIT      4
149*4882a593Smuzhiyun #define CPLD_SERIAL_TC232_DSR_BIT      5
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun #define CPLD_SROUTING_SET              0x0b
152*4882a593Smuzhiyun #define CPLD_SROUTING_CLR              0x1b
153*4882a593Smuzhiyun #define CPLD_SROUTING_MSP430_LPR       0
154*4882a593Smuzhiyun #define CPLD_SROUTING_MSP430_TC232     1
155*4882a593Smuzhiyun #define CPLD_SROUTING_MSP430_GSM       2
156*4882a593Smuzhiyun #define CPLD_SROUTING_LOON_LPR         (0 << 4)
157*4882a593Smuzhiyun #define CPLD_SROUTING_LOON_TC232       (1 << 4)
158*4882a593Smuzhiyun #define CPLD_SROUTING_LOON_GSM         (2 << 4)
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun #define CPLD_AROUTING_SET              0x0c
161*4882a593Smuzhiyun #define CPLD_AROUTING_CLR              0x1c
162*4882a593Smuzhiyun #define CPLD_AROUTING_MIC2PHONE_BIT    0
163*4882a593Smuzhiyun #define CPLD_AROUTING_PHONE2INT_BIT    1
164*4882a593Smuzhiyun #define CPLD_AROUTING_PHONE2EXT_BIT    2
165*4882a593Smuzhiyun #define CPLD_AROUTING_LOONL2INT_BIT    3
166*4882a593Smuzhiyun #define CPLD_AROUTING_LOONL2EXT_BIT    4
167*4882a593Smuzhiyun #define CPLD_AROUTING_LOONR2PHONE_BIT  5
168*4882a593Smuzhiyun #define CPLD_AROUTING_LOONR2INT_BIT    6
169*4882a593Smuzhiyun #define CPLD_AROUTING_LOONR2EXT_BIT    7
170*4882a593Smuzhiyun 
171*4882a593Smuzhiyun /* Balloon3 Interrupts */
172*4882a593Smuzhiyun #define BALLOON3_IRQ(x)		(IRQ_BOARD_START + (x))
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun #define BALLOON3_AUX_NIRQ	PXA_GPIO_TO_IRQ(BALLOON3_GPIO_AUX_NIRQ)
175*4882a593Smuzhiyun #define BALLOON3_CODEC_IRQ	PXA_GPIO_TO_IRQ(BALLOON3_GPIO_CODEC_IRQ)
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun #define BALLOON3_NR_IRQS	(IRQ_BOARD_START + 16)
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun extern int balloon3_has(enum balloon3_features feature);
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun #endif
182