xref: /OK3568_Linux_fs/kernel/arch/arm/mach-prima2/rtciobrg.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * RTC I/O Bridge interfaces for CSR SiRFprimaII/atlas7
4*4882a593Smuzhiyun  * ARM access the registers of SYSRTC, GPSRTC and PWRC through this module
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <linux/kernel.h>
10*4882a593Smuzhiyun #include <linux/module.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/regmap.h>
13*4882a593Smuzhiyun #include <linux/of.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/of_device.h>
16*4882a593Smuzhiyun #include <linux/of_platform.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define SIRFSOC_CPUIOBRG_CTRL           0x00
19*4882a593Smuzhiyun #define SIRFSOC_CPUIOBRG_WRBE           0x04
20*4882a593Smuzhiyun #define SIRFSOC_CPUIOBRG_ADDR           0x08
21*4882a593Smuzhiyun #define SIRFSOC_CPUIOBRG_DATA           0x0c
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * suspend asm codes will access this address to make system deepsleep
25*4882a593Smuzhiyun  * after DRAM becomes self-refresh
26*4882a593Smuzhiyun  */
27*4882a593Smuzhiyun void __iomem *sirfsoc_rtciobrg_base;
28*4882a593Smuzhiyun static DEFINE_SPINLOCK(rtciobrg_lock);
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * symbols without lock are only used by suspend asm codes
32*4882a593Smuzhiyun  * and these symbols are not exported too
33*4882a593Smuzhiyun  */
sirfsoc_rtc_iobrg_wait_sync(void)34*4882a593Smuzhiyun void sirfsoc_rtc_iobrg_wait_sync(void)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	while (readl_relaxed(sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_CTRL))
37*4882a593Smuzhiyun 		cpu_relax();
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
sirfsoc_rtc_iobrg_besyncing(void)40*4882a593Smuzhiyun void sirfsoc_rtc_iobrg_besyncing(void)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	unsigned long flags;
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	spin_lock_irqsave(&rtciobrg_lock, flags);
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_wait_sync();
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtciobrg_lock, flags);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sirfsoc_rtc_iobrg_besyncing);
51*4882a593Smuzhiyun 
__sirfsoc_rtc_iobrg_readl(u32 addr)52*4882a593Smuzhiyun u32 __sirfsoc_rtc_iobrg_readl(u32 addr)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_wait_sync();
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	writel_relaxed(0x00, sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_WRBE);
57*4882a593Smuzhiyun 	writel_relaxed(addr, sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_ADDR);
58*4882a593Smuzhiyun 	writel_relaxed(0x01, sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_CTRL);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_wait_sync();
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	return readl_relaxed(sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_DATA);
63*4882a593Smuzhiyun }
64*4882a593Smuzhiyun 
sirfsoc_rtc_iobrg_readl(u32 addr)65*4882a593Smuzhiyun u32 sirfsoc_rtc_iobrg_readl(u32 addr)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	unsigned long flags, val;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	/* TODO: add hwspinlock to sync with M3 */
70*4882a593Smuzhiyun 	spin_lock_irqsave(&rtciobrg_lock, flags);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	val = __sirfsoc_rtc_iobrg_readl(addr);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtciobrg_lock, flags);
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	return val;
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sirfsoc_rtc_iobrg_readl);
79*4882a593Smuzhiyun 
sirfsoc_rtc_iobrg_pre_writel(u32 val,u32 addr)80*4882a593Smuzhiyun void sirfsoc_rtc_iobrg_pre_writel(u32 val, u32 addr)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_wait_sync();
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	writel_relaxed(0xf1, sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_WRBE);
85*4882a593Smuzhiyun 	writel_relaxed(addr, sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_ADDR);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	writel_relaxed(val, sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_DATA);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
sirfsoc_rtc_iobrg_writel(u32 val,u32 addr)90*4882a593Smuzhiyun void sirfsoc_rtc_iobrg_writel(u32 val, u32 addr)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	unsigned long flags;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	 /* TODO: add hwspinlock to sync with M3 */
95*4882a593Smuzhiyun 	spin_lock_irqsave(&rtciobrg_lock, flags);
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_pre_writel(val, addr);
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	writel_relaxed(0x01, sirfsoc_rtciobrg_base + SIRFSOC_CPUIOBRG_CTRL);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_wait_sync();
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	spin_unlock_irqrestore(&rtciobrg_lock, flags);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(sirfsoc_rtc_iobrg_writel);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 
regmap_iobg_regwrite(void * context,unsigned int reg,unsigned int val)108*4882a593Smuzhiyun static int regmap_iobg_regwrite(void *context, unsigned int reg,
109*4882a593Smuzhiyun 				   unsigned int val)
110*4882a593Smuzhiyun {
111*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_writel(val, reg);
112*4882a593Smuzhiyun 	return 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
regmap_iobg_regread(void * context,unsigned int reg,unsigned int * val)115*4882a593Smuzhiyun static int regmap_iobg_regread(void *context, unsigned int reg,
116*4882a593Smuzhiyun 				  unsigned int *val)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	*val = (u32)sirfsoc_rtc_iobrg_readl(reg);
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static struct regmap_bus regmap_iobg = {
123*4882a593Smuzhiyun 	.reg_write = regmap_iobg_regwrite,
124*4882a593Smuzhiyun 	.reg_read = regmap_iobg_regread,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun /**
128*4882a593Smuzhiyun  * devm_regmap_init_iobg(): Initialise managed register map
129*4882a593Smuzhiyun  *
130*4882a593Smuzhiyun  * @iobg: Device that will be interacted with
131*4882a593Smuzhiyun  * @config: Configuration for register map
132*4882a593Smuzhiyun  *
133*4882a593Smuzhiyun  * The return value will be an ERR_PTR() on error or a valid pointer
134*4882a593Smuzhiyun  * to a struct regmap.  The regmap will be automatically freed by the
135*4882a593Smuzhiyun  * device management code.
136*4882a593Smuzhiyun  */
devm_regmap_init_iobg(struct device * dev,const struct regmap_config * config)137*4882a593Smuzhiyun struct regmap *devm_regmap_init_iobg(struct device *dev,
138*4882a593Smuzhiyun 				    const struct regmap_config *config)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	const struct regmap_bus *bus = &regmap_iobg;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	return devm_regmap_init(dev, bus, dev, config);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun EXPORT_SYMBOL_GPL(devm_regmap_init_iobg);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun static const struct of_device_id rtciobrg_ids[] = {
147*4882a593Smuzhiyun 	{ .compatible = "sirf,prima2-rtciobg" },
148*4882a593Smuzhiyun 	{}
149*4882a593Smuzhiyun };
150*4882a593Smuzhiyun 
sirfsoc_rtciobrg_probe(struct platform_device * op)151*4882a593Smuzhiyun static int sirfsoc_rtciobrg_probe(struct platform_device *op)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun 	struct device_node *np = op->dev.of_node;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	sirfsoc_rtciobrg_base = of_iomap(np, 0);
156*4882a593Smuzhiyun 	if (!sirfsoc_rtciobrg_base)
157*4882a593Smuzhiyun 		panic("unable to map rtc iobrg registers\n");
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	return 0;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun static struct platform_driver sirfsoc_rtciobrg_driver = {
163*4882a593Smuzhiyun 	.probe		= sirfsoc_rtciobrg_probe,
164*4882a593Smuzhiyun 	.driver = {
165*4882a593Smuzhiyun 		.name = "sirfsoc-rtciobrg",
166*4882a593Smuzhiyun 		.of_match_table	= rtciobrg_ids,
167*4882a593Smuzhiyun 	},
168*4882a593Smuzhiyun };
169*4882a593Smuzhiyun 
sirfsoc_rtciobrg_init(void)170*4882a593Smuzhiyun static int __init sirfsoc_rtciobrg_init(void)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun 	return platform_driver_register(&sirfsoc_rtciobrg_driver);
173*4882a593Smuzhiyun }
174*4882a593Smuzhiyun postcore_initcall(sirfsoc_rtciobrg_init);
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun MODULE_AUTHOR("Zhiwu Song <zhiwu.song@csr.com>");
177*4882a593Smuzhiyun MODULE_AUTHOR("Barry Song <baohua.song@csr.com>");
178*4882a593Smuzhiyun MODULE_DESCRIPTION("CSR SiRFprimaII rtc io bridge");
179*4882a593Smuzhiyun MODULE_LICENSE("GPL v2");
180