xref: /OK3568_Linux_fs/kernel/arch/arm/mach-prima2/pm.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-or-later
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * power management entry for CSR SiRFprimaII
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company.
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <linux/kernel.h>
9*4882a593Smuzhiyun #include <linux/suspend.h>
10*4882a593Smuzhiyun #include <linux/slab.h>
11*4882a593Smuzhiyun #include <linux/export.h>
12*4882a593Smuzhiyun #include <linux/of.h>
13*4882a593Smuzhiyun #include <linux/of_address.h>
14*4882a593Smuzhiyun #include <linux/of_device.h>
15*4882a593Smuzhiyun #include <linux/of_platform.h>
16*4882a593Smuzhiyun #include <linux/io.h>
17*4882a593Smuzhiyun #include <linux/rtc/sirfsoc_rtciobrg.h>
18*4882a593Smuzhiyun #include <asm/outercache.h>
19*4882a593Smuzhiyun #include <asm/suspend.h>
20*4882a593Smuzhiyun #include <asm/hardware/cache-l2x0.h>
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #include "pm.h"
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * suspend asm codes will access these to make DRAM become self-refresh and
26*4882a593Smuzhiyun  * system sleep
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun u32 sirfsoc_pwrc_base;
29*4882a593Smuzhiyun void __iomem *sirfsoc_memc_base;
30*4882a593Smuzhiyun 
sirfsoc_set_wakeup_source(void)31*4882a593Smuzhiyun static void sirfsoc_set_wakeup_source(void)
32*4882a593Smuzhiyun {
33*4882a593Smuzhiyun 	u32 pwr_trigger_en_reg;
34*4882a593Smuzhiyun 	pwr_trigger_en_reg = sirfsoc_rtc_iobrg_readl(sirfsoc_pwrc_base +
35*4882a593Smuzhiyun 		SIRFSOC_PWRC_TRIGGER_EN);
36*4882a593Smuzhiyun #define X_ON_KEY_B (1 << 0)
37*4882a593Smuzhiyun #define RTC_ALARM0_B (1 << 2)
38*4882a593Smuzhiyun #define RTC_ALARM1_B (1 << 3)
39*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_writel(pwr_trigger_en_reg | X_ON_KEY_B |
40*4882a593Smuzhiyun 		RTC_ALARM0_B | RTC_ALARM1_B,
41*4882a593Smuzhiyun 		sirfsoc_pwrc_base + SIRFSOC_PWRC_TRIGGER_EN);
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
sirfsoc_set_sleep_mode(u32 mode)44*4882a593Smuzhiyun static void sirfsoc_set_sleep_mode(u32 mode)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	u32 sleep_mode = sirfsoc_rtc_iobrg_readl(sirfsoc_pwrc_base +
47*4882a593Smuzhiyun 		SIRFSOC_PWRC_PDN_CTRL);
48*4882a593Smuzhiyun 	sleep_mode &= ~(SIRFSOC_SLEEP_MODE_MASK << 1);
49*4882a593Smuzhiyun 	sleep_mode |= mode << 1;
50*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_writel(sleep_mode, sirfsoc_pwrc_base +
51*4882a593Smuzhiyun 		SIRFSOC_PWRC_PDN_CTRL);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
sirfsoc_pre_suspend_power_off(void)54*4882a593Smuzhiyun static int sirfsoc_pre_suspend_power_off(void)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	u32 wakeup_entry = __pa_symbol(cpu_resume);
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	sirfsoc_rtc_iobrg_writel(wakeup_entry, sirfsoc_pwrc_base +
59*4882a593Smuzhiyun 		SIRFSOC_PWRC_SCRATCH_PAD1);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	sirfsoc_set_wakeup_source();
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	sirfsoc_set_sleep_mode(SIRFSOC_DEEP_SLEEP_MODE);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
sirfsoc_pm_enter(suspend_state_t state)68*4882a593Smuzhiyun static int sirfsoc_pm_enter(suspend_state_t state)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	switch (state) {
71*4882a593Smuzhiyun 	case PM_SUSPEND_MEM:
72*4882a593Smuzhiyun 		sirfsoc_pre_suspend_power_off();
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 		outer_disable();
75*4882a593Smuzhiyun 		/* go zzz */
76*4882a593Smuzhiyun 		cpu_suspend(0, sirfsoc_finish_suspend);
77*4882a593Smuzhiyun 		outer_resume();
78*4882a593Smuzhiyun 		break;
79*4882a593Smuzhiyun 	default:
80*4882a593Smuzhiyun 		return -EINVAL;
81*4882a593Smuzhiyun 	}
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
85*4882a593Smuzhiyun static const struct platform_suspend_ops sirfsoc_pm_ops = {
86*4882a593Smuzhiyun 	.enter = sirfsoc_pm_enter,
87*4882a593Smuzhiyun 	.valid = suspend_valid_only_mem,
88*4882a593Smuzhiyun };
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun static const struct of_device_id pwrc_ids[] = {
91*4882a593Smuzhiyun 	{ .compatible = "sirf,prima2-pwrc" },
92*4882a593Smuzhiyun 	{}
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun 
sirfsoc_of_pwrc_init(void)95*4882a593Smuzhiyun static int __init sirfsoc_of_pwrc_init(void)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun 	struct device_node *np;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	np = of_find_matching_node(NULL, pwrc_ids);
100*4882a593Smuzhiyun 	if (!np) {
101*4882a593Smuzhiyun 		pr_err("unable to find compatible sirf pwrc node in dtb\n");
102*4882a593Smuzhiyun 		return -ENOENT;
103*4882a593Smuzhiyun 	}
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/*
106*4882a593Smuzhiyun 	 * pwrc behind rtciobrg is not located in memory space
107*4882a593Smuzhiyun 	 * though the property is named reg. reg only means base
108*4882a593Smuzhiyun 	 * offset for pwrc. then of_iomap is not suitable here.
109*4882a593Smuzhiyun 	 */
110*4882a593Smuzhiyun 	if (of_property_read_u32(np, "reg", &sirfsoc_pwrc_base))
111*4882a593Smuzhiyun 		panic("unable to find base address of pwrc node in dtb\n");
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	of_node_put(np);
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	return 0;
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun static const struct of_device_id memc_ids[] = {
119*4882a593Smuzhiyun 	{ .compatible = "sirf,prima2-memc" },
120*4882a593Smuzhiyun 	{}
121*4882a593Smuzhiyun };
122*4882a593Smuzhiyun 
sirfsoc_memc_probe(struct platform_device * op)123*4882a593Smuzhiyun static int sirfsoc_memc_probe(struct platform_device *op)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	struct device_node *np = op->dev.of_node;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	sirfsoc_memc_base = of_iomap(np, 0);
128*4882a593Smuzhiyun 	if (!sirfsoc_memc_base)
129*4882a593Smuzhiyun 		panic("unable to map memc registers\n");
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	return 0;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun static struct platform_driver sirfsoc_memc_driver = {
135*4882a593Smuzhiyun 	.probe		= sirfsoc_memc_probe,
136*4882a593Smuzhiyun 	.driver = {
137*4882a593Smuzhiyun 		.name = "sirfsoc-memc",
138*4882a593Smuzhiyun 		.of_match_table	= memc_ids,
139*4882a593Smuzhiyun 	},
140*4882a593Smuzhiyun };
141*4882a593Smuzhiyun 
sirfsoc_memc_init(void)142*4882a593Smuzhiyun static int __init sirfsoc_memc_init(void)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun 	return platform_driver_register(&sirfsoc_memc_driver);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun 
sirfsoc_pm_init(void)147*4882a593Smuzhiyun int __init sirfsoc_pm_init(void)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	sirfsoc_of_pwrc_init();
150*4882a593Smuzhiyun 	sirfsoc_memc_init();
151*4882a593Smuzhiyun 	suspend_set_ops(&sirfsoc_pm_ops);
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154