1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * arch/arm/mach-orion5x/rd88f5182-setup.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Marvell Orion-NAS Reference Design Setup
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Maintainer: Ronen Shitrit <rshitrit@marvell.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
10*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/gpio.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
19*4882a593Smuzhiyun #include <linux/mv643xx_eth.h>
20*4882a593Smuzhiyun #include <linux/ata_platform.h>
21*4882a593Smuzhiyun #include <linux/i2c.h>
22*4882a593Smuzhiyun #include <linux/leds.h>
23*4882a593Smuzhiyun #include <asm/mach-types.h>
24*4882a593Smuzhiyun #include <asm/mach/arch.h>
25*4882a593Smuzhiyun #include <asm/mach/pci.h>
26*4882a593Smuzhiyun #include "common.h"
27*4882a593Smuzhiyun #include "mpp.h"
28*4882a593Smuzhiyun #include "orion5x.h"
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun /*****************************************************************************
31*4882a593Smuzhiyun * RD-88F5182 Info
32*4882a593Smuzhiyun ****************************************************************************/
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun * 512K NOR flash Device bus boot chip select
36*4882a593Smuzhiyun */
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #define RD88F5182_NOR_BOOT_BASE 0xf4000000
39*4882a593Smuzhiyun #define RD88F5182_NOR_BOOT_SIZE SZ_512K
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun /*
42*4882a593Smuzhiyun * 16M NOR flash on Device bus chip select 1
43*4882a593Smuzhiyun */
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define RD88F5182_NOR_BASE 0xfc000000
46*4882a593Smuzhiyun #define RD88F5182_NOR_SIZE SZ_16M
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /*
49*4882a593Smuzhiyun * PCI
50*4882a593Smuzhiyun */
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define RD88F5182_PCI_SLOT0_OFFS 7
53*4882a593Smuzhiyun #define RD88F5182_PCI_SLOT0_IRQ_A_PIN 7
54*4882a593Smuzhiyun #define RD88F5182_PCI_SLOT0_IRQ_B_PIN 6
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*****************************************************************************
57*4882a593Smuzhiyun * 16M NOR Flash on Device bus CS1
58*4882a593Smuzhiyun ****************************************************************************/
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun static struct physmap_flash_data rd88f5182_nor_flash_data = {
61*4882a593Smuzhiyun .width = 1,
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun static struct resource rd88f5182_nor_flash_resource = {
65*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
66*4882a593Smuzhiyun .start = RD88F5182_NOR_BASE,
67*4882a593Smuzhiyun .end = RD88F5182_NOR_BASE + RD88F5182_NOR_SIZE - 1,
68*4882a593Smuzhiyun };
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun static struct platform_device rd88f5182_nor_flash = {
71*4882a593Smuzhiyun .name = "physmap-flash",
72*4882a593Smuzhiyun .id = 0,
73*4882a593Smuzhiyun .dev = {
74*4882a593Smuzhiyun .platform_data = &rd88f5182_nor_flash_data,
75*4882a593Smuzhiyun },
76*4882a593Smuzhiyun .num_resources = 1,
77*4882a593Smuzhiyun .resource = &rd88f5182_nor_flash_resource,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /*****************************************************************************
81*4882a593Smuzhiyun * Use GPIO LED as CPU active indication
82*4882a593Smuzhiyun ****************************************************************************/
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun #define RD88F5182_GPIO_LED 0
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static struct gpio_led rd88f5182_gpio_led_pins[] = {
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun .name = "rd88f5182:cpu",
89*4882a593Smuzhiyun .default_trigger = "cpu0",
90*4882a593Smuzhiyun .gpio = RD88F5182_GPIO_LED,
91*4882a593Smuzhiyun },
92*4882a593Smuzhiyun };
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun static struct gpio_led_platform_data rd88f5182_gpio_led_data = {
95*4882a593Smuzhiyun .leds = rd88f5182_gpio_led_pins,
96*4882a593Smuzhiyun .num_leds = ARRAY_SIZE(rd88f5182_gpio_led_pins),
97*4882a593Smuzhiyun };
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static struct platform_device rd88f5182_gpio_leds = {
100*4882a593Smuzhiyun .name = "leds-gpio",
101*4882a593Smuzhiyun .id = -1,
102*4882a593Smuzhiyun .dev = {
103*4882a593Smuzhiyun .platform_data = &rd88f5182_gpio_led_data,
104*4882a593Smuzhiyun },
105*4882a593Smuzhiyun };
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /*****************************************************************************
108*4882a593Smuzhiyun * PCI
109*4882a593Smuzhiyun ****************************************************************************/
110*4882a593Smuzhiyun
rd88f5182_pci_preinit(void)111*4882a593Smuzhiyun static void __init rd88f5182_pci_preinit(void)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun int pin;
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun /*
116*4882a593Smuzhiyun * Configure PCI GPIO IRQ pins
117*4882a593Smuzhiyun */
118*4882a593Smuzhiyun pin = RD88F5182_PCI_SLOT0_IRQ_A_PIN;
119*4882a593Smuzhiyun if (gpio_request(pin, "PCI IntA") == 0) {
120*4882a593Smuzhiyun if (gpio_direction_input(pin) == 0) {
121*4882a593Smuzhiyun irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
122*4882a593Smuzhiyun } else {
123*4882a593Smuzhiyun printk(KERN_ERR "rd88f5182_pci_preinit failed to "
124*4882a593Smuzhiyun "set_irq_type pin %d\n", pin);
125*4882a593Smuzhiyun gpio_free(pin);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun } else {
128*4882a593Smuzhiyun printk(KERN_ERR "rd88f5182_pci_preinit failed to request gpio %d\n", pin);
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun pin = RD88F5182_PCI_SLOT0_IRQ_B_PIN;
132*4882a593Smuzhiyun if (gpio_request(pin, "PCI IntB") == 0) {
133*4882a593Smuzhiyun if (gpio_direction_input(pin) == 0) {
134*4882a593Smuzhiyun irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
135*4882a593Smuzhiyun } else {
136*4882a593Smuzhiyun printk(KERN_ERR "rd88f5182_pci_preinit failed to "
137*4882a593Smuzhiyun "set_irq_type pin %d\n", pin);
138*4882a593Smuzhiyun gpio_free(pin);
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun } else {
141*4882a593Smuzhiyun printk(KERN_ERR "rd88f5182_pci_preinit failed to gpio_request %d\n", pin);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
rd88f5182_pci_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)145*4882a593Smuzhiyun static int __init rd88f5182_pci_map_irq(const struct pci_dev *dev, u8 slot,
146*4882a593Smuzhiyun u8 pin)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun int irq;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /*
151*4882a593Smuzhiyun * Check for devices with hard-wired IRQs.
152*4882a593Smuzhiyun */
153*4882a593Smuzhiyun irq = orion5x_pci_map_irq(dev, slot, pin);
154*4882a593Smuzhiyun if (irq != -1)
155*4882a593Smuzhiyun return irq;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /*
158*4882a593Smuzhiyun * PCI IRQs are connected via GPIOs
159*4882a593Smuzhiyun */
160*4882a593Smuzhiyun switch (slot - RD88F5182_PCI_SLOT0_OFFS) {
161*4882a593Smuzhiyun case 0:
162*4882a593Smuzhiyun if (pin == 1)
163*4882a593Smuzhiyun return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_A_PIN);
164*4882a593Smuzhiyun else
165*4882a593Smuzhiyun return gpio_to_irq(RD88F5182_PCI_SLOT0_IRQ_B_PIN);
166*4882a593Smuzhiyun default:
167*4882a593Smuzhiyun return -1;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun static struct hw_pci rd88f5182_pci __initdata = {
172*4882a593Smuzhiyun .nr_controllers = 2,
173*4882a593Smuzhiyun .preinit = rd88f5182_pci_preinit,
174*4882a593Smuzhiyun .setup = orion5x_pci_sys_setup,
175*4882a593Smuzhiyun .scan = orion5x_pci_sys_scan_bus,
176*4882a593Smuzhiyun .map_irq = rd88f5182_pci_map_irq,
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
rd88f5182_pci_init(void)179*4882a593Smuzhiyun static int __init rd88f5182_pci_init(void)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun if (machine_is_rd88f5182())
182*4882a593Smuzhiyun pci_common_init(&rd88f5182_pci);
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun return 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun subsys_initcall(rd88f5182_pci_init);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /*****************************************************************************
190*4882a593Smuzhiyun * Ethernet
191*4882a593Smuzhiyun ****************************************************************************/
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun static struct mv643xx_eth_platform_data rd88f5182_eth_data = {
194*4882a593Smuzhiyun .phy_addr = MV643XX_ETH_PHY_ADDR(8),
195*4882a593Smuzhiyun };
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun /*****************************************************************************
198*4882a593Smuzhiyun * RTC DS1338 on I2C bus
199*4882a593Smuzhiyun ****************************************************************************/
200*4882a593Smuzhiyun static struct i2c_board_info __initdata rd88f5182_i2c_rtc = {
201*4882a593Smuzhiyun I2C_BOARD_INFO("ds1338", 0x68),
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*****************************************************************************
205*4882a593Smuzhiyun * Sata
206*4882a593Smuzhiyun ****************************************************************************/
207*4882a593Smuzhiyun static struct mv_sata_platform_data rd88f5182_sata_data = {
208*4882a593Smuzhiyun .n_ports = 2,
209*4882a593Smuzhiyun };
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*****************************************************************************
212*4882a593Smuzhiyun * General Setup
213*4882a593Smuzhiyun ****************************************************************************/
214*4882a593Smuzhiyun static unsigned int rd88f5182_mpp_modes[] __initdata = {
215*4882a593Smuzhiyun MPP0_GPIO, /* Debug Led */
216*4882a593Smuzhiyun MPP1_GPIO, /* Reset Switch */
217*4882a593Smuzhiyun MPP2_UNUSED,
218*4882a593Smuzhiyun MPP3_GPIO, /* RTC Int */
219*4882a593Smuzhiyun MPP4_GPIO,
220*4882a593Smuzhiyun MPP5_GPIO,
221*4882a593Smuzhiyun MPP6_GPIO, /* PCI_intA */
222*4882a593Smuzhiyun MPP7_GPIO, /* PCI_intB */
223*4882a593Smuzhiyun MPP8_UNUSED,
224*4882a593Smuzhiyun MPP9_UNUSED,
225*4882a593Smuzhiyun MPP10_UNUSED,
226*4882a593Smuzhiyun MPP11_UNUSED,
227*4882a593Smuzhiyun MPP12_SATA_LED, /* SATA 0 presence */
228*4882a593Smuzhiyun MPP13_SATA_LED, /* SATA 1 presence */
229*4882a593Smuzhiyun MPP14_SATA_LED, /* SATA 0 active */
230*4882a593Smuzhiyun MPP15_SATA_LED, /* SATA 1 active */
231*4882a593Smuzhiyun MPP16_UNUSED,
232*4882a593Smuzhiyun MPP17_UNUSED,
233*4882a593Smuzhiyun MPP18_UNUSED,
234*4882a593Smuzhiyun MPP19_UNUSED,
235*4882a593Smuzhiyun 0,
236*4882a593Smuzhiyun };
237*4882a593Smuzhiyun
rd88f5182_init(void)238*4882a593Smuzhiyun static void __init rd88f5182_init(void)
239*4882a593Smuzhiyun {
240*4882a593Smuzhiyun /*
241*4882a593Smuzhiyun * Setup basic Orion functions. Need to be called early.
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun orion5x_init();
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun orion5x_mpp_conf(rd88f5182_mpp_modes);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun /*
248*4882a593Smuzhiyun * MPP[20] PCI Clock to MV88F5182
249*4882a593Smuzhiyun * MPP[21] PCI Clock to mini PCI CON11
250*4882a593Smuzhiyun * MPP[22] USB 0 over current indication
251*4882a593Smuzhiyun * MPP[23] USB 1 over current indication
252*4882a593Smuzhiyun * MPP[24] USB 1 over current enable
253*4882a593Smuzhiyun * MPP[25] USB 0 over current enable
254*4882a593Smuzhiyun */
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun /*
257*4882a593Smuzhiyun * Configure peripherals.
258*4882a593Smuzhiyun */
259*4882a593Smuzhiyun orion5x_ehci0_init();
260*4882a593Smuzhiyun orion5x_ehci1_init();
261*4882a593Smuzhiyun orion5x_eth_init(&rd88f5182_eth_data);
262*4882a593Smuzhiyun orion5x_i2c_init();
263*4882a593Smuzhiyun orion5x_sata_init(&rd88f5182_sata_data);
264*4882a593Smuzhiyun orion5x_uart0_init();
265*4882a593Smuzhiyun orion5x_xor_init();
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_BOOT_TARGET,
268*4882a593Smuzhiyun ORION_MBUS_DEVBUS_BOOT_ATTR,
269*4882a593Smuzhiyun RD88F5182_NOR_BOOT_BASE,
270*4882a593Smuzhiyun RD88F5182_NOR_BOOT_SIZE);
271*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(1),
272*4882a593Smuzhiyun ORION_MBUS_DEVBUS_ATTR(1),
273*4882a593Smuzhiyun RD88F5182_NOR_BASE,
274*4882a593Smuzhiyun RD88F5182_NOR_SIZE);
275*4882a593Smuzhiyun platform_device_register(&rd88f5182_nor_flash);
276*4882a593Smuzhiyun platform_device_register(&rd88f5182_gpio_leds);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun i2c_register_board_info(0, &rd88f5182_i2c_rtc, 1);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun MACHINE_START(RD88F5182, "Marvell Orion-NAS Reference Design")
282*4882a593Smuzhiyun /* Maintainer: Ronen Shitrit <rshitrit@marvell.com> */
283*4882a593Smuzhiyun .atag_offset = 0x100,
284*4882a593Smuzhiyun .nr_irqs = ORION5X_NR_IRQS,
285*4882a593Smuzhiyun .init_machine = rd88f5182_init,
286*4882a593Smuzhiyun .map_io = orion5x_map_io,
287*4882a593Smuzhiyun .init_early = orion5x_init_early,
288*4882a593Smuzhiyun .init_irq = orion5x_init_irq,
289*4882a593Smuzhiyun .init_time = orion5x_timer_init,
290*4882a593Smuzhiyun .restart = orion5x_restart,
291*4882a593Smuzhiyun MACHINE_END
292