1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * arch/arm/mach-orion5x/pci.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * PCI and PCIe functions for Marvell Orion System On Chip
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
10*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/pci.h>
15*4882a593Smuzhiyun #include <linux/slab.h>
16*4882a593Smuzhiyun #include <linux/mbus.h>
17*4882a593Smuzhiyun #include <video/vga.h>
18*4882a593Smuzhiyun #include <asm/irq.h>
19*4882a593Smuzhiyun #include <asm/mach/pci.h>
20*4882a593Smuzhiyun #include <plat/pcie.h>
21*4882a593Smuzhiyun #include <plat/addr-map.h>
22*4882a593Smuzhiyun #include "common.h"
23*4882a593Smuzhiyun #include "orion5x.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /*****************************************************************************
26*4882a593Smuzhiyun * Orion has one PCIe controller and one PCI controller.
27*4882a593Smuzhiyun *
28*4882a593Smuzhiyun * Note1: The local PCIe bus number is '0'. The local PCI bus number
29*4882a593Smuzhiyun * follows the scanned PCIe bridged busses, if any.
30*4882a593Smuzhiyun *
31*4882a593Smuzhiyun * Note2: It is possible for PCI/PCIe agents to access many subsystem's
32*4882a593Smuzhiyun * space, by configuring BARs and Address Decode Windows, e.g. flashes on
33*4882a593Smuzhiyun * device bus, Orion registers, etc. However this code only enable the
34*4882a593Smuzhiyun * access to DDR banks.
35*4882a593Smuzhiyun ****************************************************************************/
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun /*****************************************************************************
39*4882a593Smuzhiyun * PCIe controller
40*4882a593Smuzhiyun ****************************************************************************/
41*4882a593Smuzhiyun #define PCIE_BASE (ORION5X_PCIE_VIRT_BASE)
42*4882a593Smuzhiyun
orion5x_pcie_id(u32 * dev,u32 * rev)43*4882a593Smuzhiyun void __init orion5x_pcie_id(u32 *dev, u32 *rev)
44*4882a593Smuzhiyun {
45*4882a593Smuzhiyun *dev = orion_pcie_dev_id(PCIE_BASE);
46*4882a593Smuzhiyun *rev = orion_pcie_rev(PCIE_BASE);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
pcie_valid_config(int bus,int dev)49*4882a593Smuzhiyun static int pcie_valid_config(int bus, int dev)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun /*
52*4882a593Smuzhiyun * Don't go out when trying to access --
53*4882a593Smuzhiyun * 1. nonexisting device on local bus
54*4882a593Smuzhiyun * 2. where there's no device connected (no link)
55*4882a593Smuzhiyun */
56*4882a593Smuzhiyun if (bus == 0 && dev == 0)
57*4882a593Smuzhiyun return 1;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun if (!orion_pcie_link_up(PCIE_BASE))
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (bus == 0 && dev != 1)
63*4882a593Smuzhiyun return 0;
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 1;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /*
70*4882a593Smuzhiyun * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
71*4882a593Smuzhiyun * and then reading the PCIE_CONF_DATA register. Need to make sure these
72*4882a593Smuzhiyun * transactions are atomic.
73*4882a593Smuzhiyun */
74*4882a593Smuzhiyun static DEFINE_SPINLOCK(orion5x_pcie_lock);
75*4882a593Smuzhiyun
pcie_rd_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)76*4882a593Smuzhiyun static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
77*4882a593Smuzhiyun int size, u32 *val)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun unsigned long flags;
80*4882a593Smuzhiyun int ret;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
83*4882a593Smuzhiyun *val = 0xffffffff;
84*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
85*4882a593Smuzhiyun }
86*4882a593Smuzhiyun
87*4882a593Smuzhiyun spin_lock_irqsave(&orion5x_pcie_lock, flags);
88*4882a593Smuzhiyun ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
89*4882a593Smuzhiyun spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return ret;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
pcie_rd_conf_wa(struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)94*4882a593Smuzhiyun static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
95*4882a593Smuzhiyun int where, int size, u32 *val)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun int ret;
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
100*4882a593Smuzhiyun *val = 0xffffffff;
101*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /*
105*4882a593Smuzhiyun * We only support access to the non-extended configuration
106*4882a593Smuzhiyun * space when using the WA access method (or we would have to
107*4882a593Smuzhiyun * sacrifice 256M of CPU virtual address space.)
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun if (where >= 0x100) {
110*4882a593Smuzhiyun *val = 0xffffffff;
111*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun
114*4882a593Smuzhiyun ret = orion_pcie_rd_conf_wa(ORION5X_PCIE_WA_VIRT_BASE,
115*4882a593Smuzhiyun bus, devfn, where, size, val);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun return ret;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
pcie_wr_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 val)120*4882a593Smuzhiyun static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
121*4882a593Smuzhiyun int where, int size, u32 val)
122*4882a593Smuzhiyun {
123*4882a593Smuzhiyun unsigned long flags;
124*4882a593Smuzhiyun int ret;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
127*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun spin_lock_irqsave(&orion5x_pcie_lock, flags);
130*4882a593Smuzhiyun ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
131*4882a593Smuzhiyun spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun return ret;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static struct pci_ops pcie_ops = {
137*4882a593Smuzhiyun .read = pcie_rd_conf,
138*4882a593Smuzhiyun .write = pcie_wr_conf,
139*4882a593Smuzhiyun };
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun
pcie_setup(struct pci_sys_data * sys)142*4882a593Smuzhiyun static int __init pcie_setup(struct pci_sys_data *sys)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun struct resource *res;
145*4882a593Smuzhiyun int dev;
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun /*
148*4882a593Smuzhiyun * Generic PCIe unit setup.
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun orion_pcie_setup(PCIE_BASE);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /*
153*4882a593Smuzhiyun * Check whether to apply Orion-1/Orion-NAS PCIe config
154*4882a593Smuzhiyun * read transaction workaround.
155*4882a593Smuzhiyun */
156*4882a593Smuzhiyun dev = orion_pcie_dev_id(PCIE_BASE);
157*4882a593Smuzhiyun if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
158*4882a593Smuzhiyun printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
159*4882a593Smuzhiyun "read transaction workaround\n");
160*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(ORION_MBUS_PCIE_WA_TARGET,
161*4882a593Smuzhiyun ORION_MBUS_PCIE_WA_ATTR,
162*4882a593Smuzhiyun ORION5X_PCIE_WA_PHYS_BASE,
163*4882a593Smuzhiyun ORION5X_PCIE_WA_SIZE);
164*4882a593Smuzhiyun pcie_ops.read = pcie_rd_conf_wa;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun pci_ioremap_io(sys->busnr * SZ_64K, ORION5X_PCIE_IO_PHYS_BASE);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun /*
170*4882a593Smuzhiyun * Request resources.
171*4882a593Smuzhiyun */
172*4882a593Smuzhiyun res = kzalloc(sizeof(struct resource), GFP_KERNEL);
173*4882a593Smuzhiyun if (!res)
174*4882a593Smuzhiyun panic("pcie_setup unable to alloc resources");
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun * IORESOURCE_MEM
178*4882a593Smuzhiyun */
179*4882a593Smuzhiyun res->name = "PCIe Memory Space";
180*4882a593Smuzhiyun res->flags = IORESOURCE_MEM;
181*4882a593Smuzhiyun res->start = ORION5X_PCIE_MEM_PHYS_BASE;
182*4882a593Smuzhiyun res->end = res->start + ORION5X_PCIE_MEM_SIZE - 1;
183*4882a593Smuzhiyun if (request_resource(&iomem_resource, res))
184*4882a593Smuzhiyun panic("Request PCIe Memory resource failed\n");
185*4882a593Smuzhiyun pci_add_resource_offset(&sys->resources, res, sys->mem_offset);
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun return 1;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun /*****************************************************************************
191*4882a593Smuzhiyun * PCI controller
192*4882a593Smuzhiyun ****************************************************************************/
193*4882a593Smuzhiyun #define ORION5X_PCI_REG(x) (ORION5X_PCI_VIRT_BASE + (x))
194*4882a593Smuzhiyun #define PCI_MODE ORION5X_PCI_REG(0xd00)
195*4882a593Smuzhiyun #define PCI_CMD ORION5X_PCI_REG(0xc00)
196*4882a593Smuzhiyun #define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
197*4882a593Smuzhiyun #define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
198*4882a593Smuzhiyun #define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun * PCI_MODE bits
202*4882a593Smuzhiyun */
203*4882a593Smuzhiyun #define PCI_MODE_64BIT (1 << 2)
204*4882a593Smuzhiyun #define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
205*4882a593Smuzhiyun
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun * PCI_CMD bits
208*4882a593Smuzhiyun */
209*4882a593Smuzhiyun #define PCI_CMD_HOST_REORDER (1 << 29)
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /*
212*4882a593Smuzhiyun * PCI_P2P_CONF bits
213*4882a593Smuzhiyun */
214*4882a593Smuzhiyun #define PCI_P2P_BUS_OFFS 16
215*4882a593Smuzhiyun #define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
216*4882a593Smuzhiyun #define PCI_P2P_DEV_OFFS 24
217*4882a593Smuzhiyun #define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /*
220*4882a593Smuzhiyun * PCI_CONF_ADDR bits
221*4882a593Smuzhiyun */
222*4882a593Smuzhiyun #define PCI_CONF_REG(reg) ((reg) & 0xfc)
223*4882a593Smuzhiyun #define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
224*4882a593Smuzhiyun #define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
225*4882a593Smuzhiyun #define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
226*4882a593Smuzhiyun #define PCI_CONF_ADDR_EN (1 << 31)
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun /*
229*4882a593Smuzhiyun * Internal configuration space
230*4882a593Smuzhiyun */
231*4882a593Smuzhiyun #define PCI_CONF_FUNC_STAT_CMD 0
232*4882a593Smuzhiyun #define PCI_CONF_REG_STAT_CMD 4
233*4882a593Smuzhiyun #define PCIX_STAT 0x64
234*4882a593Smuzhiyun #define PCIX_STAT_BUS_OFFS 8
235*4882a593Smuzhiyun #define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /*
238*4882a593Smuzhiyun * PCI Address Decode Windows registers
239*4882a593Smuzhiyun */
240*4882a593Smuzhiyun #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
241*4882a593Smuzhiyun ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
242*4882a593Smuzhiyun ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
243*4882a593Smuzhiyun ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : NULL)
244*4882a593Smuzhiyun #define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
245*4882a593Smuzhiyun ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
246*4882a593Smuzhiyun ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
247*4882a593Smuzhiyun ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : NULL)
248*4882a593Smuzhiyun #define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
249*4882a593Smuzhiyun #define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun * PCI configuration helpers for BAR settings
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun #define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
255*4882a593Smuzhiyun #define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
256*4882a593Smuzhiyun #define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /*
259*4882a593Smuzhiyun * PCI config cycles are done by programming the PCI_CONF_ADDR register
260*4882a593Smuzhiyun * and then reading the PCI_CONF_DATA register. Need to make sure these
261*4882a593Smuzhiyun * transactions are atomic.
262*4882a593Smuzhiyun */
263*4882a593Smuzhiyun static DEFINE_SPINLOCK(orion5x_pci_lock);
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static int orion5x_pci_cardbus_mode;
266*4882a593Smuzhiyun
orion5x_pci_local_bus_nr(void)267*4882a593Smuzhiyun static int orion5x_pci_local_bus_nr(void)
268*4882a593Smuzhiyun {
269*4882a593Smuzhiyun u32 conf = readl(PCI_P2P_CONF);
270*4882a593Smuzhiyun return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
271*4882a593Smuzhiyun }
272*4882a593Smuzhiyun
orion5x_pci_hw_rd_conf(int bus,int dev,u32 func,u32 where,u32 size,u32 * val)273*4882a593Smuzhiyun static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
274*4882a593Smuzhiyun u32 where, u32 size, u32 *val)
275*4882a593Smuzhiyun {
276*4882a593Smuzhiyun unsigned long flags;
277*4882a593Smuzhiyun spin_lock_irqsave(&orion5x_pci_lock, flags);
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun writel(PCI_CONF_BUS(bus) |
280*4882a593Smuzhiyun PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
281*4882a593Smuzhiyun PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun *val = readl(PCI_CONF_DATA);
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if (size == 1)
286*4882a593Smuzhiyun *val = (*val >> (8*(where & 0x3))) & 0xff;
287*4882a593Smuzhiyun else if (size == 2)
288*4882a593Smuzhiyun *val = (*val >> (8*(where & 0x3))) & 0xffff;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun spin_unlock_irqrestore(&orion5x_pci_lock, flags);
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun return PCIBIOS_SUCCESSFUL;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun
orion5x_pci_hw_wr_conf(int bus,int dev,u32 func,u32 where,u32 size,u32 val)295*4882a593Smuzhiyun static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
296*4882a593Smuzhiyun u32 where, u32 size, u32 val)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun unsigned long flags;
299*4882a593Smuzhiyun int ret = PCIBIOS_SUCCESSFUL;
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun spin_lock_irqsave(&orion5x_pci_lock, flags);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun writel(PCI_CONF_BUS(bus) |
304*4882a593Smuzhiyun PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
305*4882a593Smuzhiyun PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun if (size == 4) {
308*4882a593Smuzhiyun __raw_writel(val, PCI_CONF_DATA);
309*4882a593Smuzhiyun } else if (size == 2) {
310*4882a593Smuzhiyun __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
311*4882a593Smuzhiyun } else if (size == 1) {
312*4882a593Smuzhiyun __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
313*4882a593Smuzhiyun } else {
314*4882a593Smuzhiyun ret = PCIBIOS_BAD_REGISTER_NUMBER;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun spin_unlock_irqrestore(&orion5x_pci_lock, flags);
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun return ret;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
orion5x_pci_valid_config(int bus,u32 devfn)322*4882a593Smuzhiyun static int orion5x_pci_valid_config(int bus, u32 devfn)
323*4882a593Smuzhiyun {
324*4882a593Smuzhiyun if (bus == orion5x_pci_local_bus_nr()) {
325*4882a593Smuzhiyun /*
326*4882a593Smuzhiyun * Don't go out for local device
327*4882a593Smuzhiyun */
328*4882a593Smuzhiyun if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
329*4882a593Smuzhiyun return 0;
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun /*
332*4882a593Smuzhiyun * When the PCI signals are directly connected to a
333*4882a593Smuzhiyun * Cardbus slot, ignore all but device IDs 0 and 1.
334*4882a593Smuzhiyun */
335*4882a593Smuzhiyun if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
336*4882a593Smuzhiyun return 0;
337*4882a593Smuzhiyun }
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun return 1;
340*4882a593Smuzhiyun }
341*4882a593Smuzhiyun
orion5x_pci_rd_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 * val)342*4882a593Smuzhiyun static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
343*4882a593Smuzhiyun int where, int size, u32 *val)
344*4882a593Smuzhiyun {
345*4882a593Smuzhiyun if (!orion5x_pci_valid_config(bus->number, devfn)) {
346*4882a593Smuzhiyun *val = 0xffffffff;
347*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
351*4882a593Smuzhiyun PCI_FUNC(devfn), where, size, val);
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
orion5x_pci_wr_conf(struct pci_bus * bus,u32 devfn,int where,int size,u32 val)354*4882a593Smuzhiyun static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
355*4882a593Smuzhiyun int where, int size, u32 val)
356*4882a593Smuzhiyun {
357*4882a593Smuzhiyun if (!orion5x_pci_valid_config(bus->number, devfn))
358*4882a593Smuzhiyun return PCIBIOS_DEVICE_NOT_FOUND;
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
361*4882a593Smuzhiyun PCI_FUNC(devfn), where, size, val);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun static struct pci_ops pci_ops = {
365*4882a593Smuzhiyun .read = orion5x_pci_rd_conf,
366*4882a593Smuzhiyun .write = orion5x_pci_wr_conf,
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun
orion5x_pci_set_bus_nr(int nr)369*4882a593Smuzhiyun static void __init orion5x_pci_set_bus_nr(int nr)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun u32 p2p = readl(PCI_P2P_CONF);
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun if (readl(PCI_MODE) & PCI_MODE_PCIX) {
374*4882a593Smuzhiyun /*
375*4882a593Smuzhiyun * PCI-X mode
376*4882a593Smuzhiyun */
377*4882a593Smuzhiyun u32 pcix_status, bus, dev;
378*4882a593Smuzhiyun bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
379*4882a593Smuzhiyun dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
380*4882a593Smuzhiyun orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
381*4882a593Smuzhiyun pcix_status &= ~PCIX_STAT_BUS_MASK;
382*4882a593Smuzhiyun pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
383*4882a593Smuzhiyun orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
384*4882a593Smuzhiyun } else {
385*4882a593Smuzhiyun /*
386*4882a593Smuzhiyun * PCI Conventional mode
387*4882a593Smuzhiyun */
388*4882a593Smuzhiyun p2p &= ~PCI_P2P_BUS_MASK;
389*4882a593Smuzhiyun p2p |= (nr << PCI_P2P_BUS_OFFS);
390*4882a593Smuzhiyun writel(p2p, PCI_P2P_CONF);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun
orion5x_pci_master_slave_enable(void)394*4882a593Smuzhiyun static void __init orion5x_pci_master_slave_enable(void)
395*4882a593Smuzhiyun {
396*4882a593Smuzhiyun int bus_nr, func, reg;
397*4882a593Smuzhiyun u32 val;
398*4882a593Smuzhiyun
399*4882a593Smuzhiyun bus_nr = orion5x_pci_local_bus_nr();
400*4882a593Smuzhiyun func = PCI_CONF_FUNC_STAT_CMD;
401*4882a593Smuzhiyun reg = PCI_CONF_REG_STAT_CMD;
402*4882a593Smuzhiyun orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
403*4882a593Smuzhiyun val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
404*4882a593Smuzhiyun orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
405*4882a593Smuzhiyun }
406*4882a593Smuzhiyun
orion5x_setup_pci_wins(void)407*4882a593Smuzhiyun static void __init orion5x_setup_pci_wins(void)
408*4882a593Smuzhiyun {
409*4882a593Smuzhiyun const struct mbus_dram_target_info *dram = mv_mbus_dram_info();
410*4882a593Smuzhiyun u32 win_enable;
411*4882a593Smuzhiyun int bus;
412*4882a593Smuzhiyun int i;
413*4882a593Smuzhiyun
414*4882a593Smuzhiyun /*
415*4882a593Smuzhiyun * First, disable windows.
416*4882a593Smuzhiyun */
417*4882a593Smuzhiyun win_enable = 0xffffffff;
418*4882a593Smuzhiyun writel(win_enable, PCI_BAR_ENABLE);
419*4882a593Smuzhiyun
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun * Setup windows for DDR banks.
422*4882a593Smuzhiyun */
423*4882a593Smuzhiyun bus = orion5x_pci_local_bus_nr();
424*4882a593Smuzhiyun
425*4882a593Smuzhiyun for (i = 0; i < dram->num_cs; i++) {
426*4882a593Smuzhiyun const struct mbus_dram_window *cs = dram->cs + i;
427*4882a593Smuzhiyun u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
428*4882a593Smuzhiyun u32 reg;
429*4882a593Smuzhiyun u32 val;
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * Write DRAM bank base address register.
433*4882a593Smuzhiyun */
434*4882a593Smuzhiyun reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
435*4882a593Smuzhiyun orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
436*4882a593Smuzhiyun val = (cs->base & 0xfffff000) | (val & 0xfff);
437*4882a593Smuzhiyun orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
438*4882a593Smuzhiyun
439*4882a593Smuzhiyun /*
440*4882a593Smuzhiyun * Write DRAM bank size register.
441*4882a593Smuzhiyun */
442*4882a593Smuzhiyun reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
443*4882a593Smuzhiyun orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
444*4882a593Smuzhiyun writel((cs->size - 1) & 0xfffff000,
445*4882a593Smuzhiyun PCI_BAR_SIZE_DDR_CS(cs->cs_index));
446*4882a593Smuzhiyun writel(cs->base & 0xfffff000,
447*4882a593Smuzhiyun PCI_BAR_REMAP_DDR_CS(cs->cs_index));
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun /*
450*4882a593Smuzhiyun * Enable decode window for this chip select.
451*4882a593Smuzhiyun */
452*4882a593Smuzhiyun win_enable &= ~(1 << cs->cs_index);
453*4882a593Smuzhiyun }
454*4882a593Smuzhiyun
455*4882a593Smuzhiyun /*
456*4882a593Smuzhiyun * Re-enable decode windows.
457*4882a593Smuzhiyun */
458*4882a593Smuzhiyun writel(win_enable, PCI_BAR_ENABLE);
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun /*
461*4882a593Smuzhiyun * Disable automatic update of address remapping when writing to BARs.
462*4882a593Smuzhiyun */
463*4882a593Smuzhiyun orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun
pci_setup(struct pci_sys_data * sys)466*4882a593Smuzhiyun static int __init pci_setup(struct pci_sys_data *sys)
467*4882a593Smuzhiyun {
468*4882a593Smuzhiyun struct resource *res;
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun /*
471*4882a593Smuzhiyun * Point PCI unit MBUS decode windows to DRAM space.
472*4882a593Smuzhiyun */
473*4882a593Smuzhiyun orion5x_setup_pci_wins();
474*4882a593Smuzhiyun
475*4882a593Smuzhiyun /*
476*4882a593Smuzhiyun * Master + Slave enable
477*4882a593Smuzhiyun */
478*4882a593Smuzhiyun orion5x_pci_master_slave_enable();
479*4882a593Smuzhiyun
480*4882a593Smuzhiyun /*
481*4882a593Smuzhiyun * Force ordering
482*4882a593Smuzhiyun */
483*4882a593Smuzhiyun orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun pci_ioremap_io(sys->busnr * SZ_64K, ORION5X_PCI_IO_PHYS_BASE);
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun /*
488*4882a593Smuzhiyun * Request resources
489*4882a593Smuzhiyun */
490*4882a593Smuzhiyun res = kzalloc(sizeof(struct resource), GFP_KERNEL);
491*4882a593Smuzhiyun if (!res)
492*4882a593Smuzhiyun panic("pci_setup unable to alloc resources");
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun * IORESOURCE_MEM
496*4882a593Smuzhiyun */
497*4882a593Smuzhiyun res->name = "PCI Memory Space";
498*4882a593Smuzhiyun res->flags = IORESOURCE_MEM;
499*4882a593Smuzhiyun res->start = ORION5X_PCI_MEM_PHYS_BASE;
500*4882a593Smuzhiyun res->end = res->start + ORION5X_PCI_MEM_SIZE - 1;
501*4882a593Smuzhiyun if (request_resource(&iomem_resource, res))
502*4882a593Smuzhiyun panic("Request PCI Memory resource failed\n");
503*4882a593Smuzhiyun pci_add_resource_offset(&sys->resources, res, sys->mem_offset);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun return 1;
506*4882a593Smuzhiyun }
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun
509*4882a593Smuzhiyun /*****************************************************************************
510*4882a593Smuzhiyun * General PCIe + PCI
511*4882a593Smuzhiyun ****************************************************************************/
rc_pci_fixup(struct pci_dev * dev)512*4882a593Smuzhiyun static void rc_pci_fixup(struct pci_dev *dev)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun /*
515*4882a593Smuzhiyun * Prevent enumeration of root complex.
516*4882a593Smuzhiyun */
517*4882a593Smuzhiyun if (dev->bus->parent == NULL && dev->devfn == 0) {
518*4882a593Smuzhiyun int i;
519*4882a593Smuzhiyun
520*4882a593Smuzhiyun for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
521*4882a593Smuzhiyun dev->resource[i].start = 0;
522*4882a593Smuzhiyun dev->resource[i].end = 0;
523*4882a593Smuzhiyun dev->resource[i].flags = 0;
524*4882a593Smuzhiyun }
525*4882a593Smuzhiyun }
526*4882a593Smuzhiyun }
527*4882a593Smuzhiyun DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun static int orion5x_pci_disabled __initdata;
530*4882a593Smuzhiyun
orion5x_pci_disable(void)531*4882a593Smuzhiyun void __init orion5x_pci_disable(void)
532*4882a593Smuzhiyun {
533*4882a593Smuzhiyun orion5x_pci_disabled = 1;
534*4882a593Smuzhiyun }
535*4882a593Smuzhiyun
orion5x_pci_set_cardbus_mode(void)536*4882a593Smuzhiyun void __init orion5x_pci_set_cardbus_mode(void)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun orion5x_pci_cardbus_mode = 1;
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
orion5x_pci_sys_setup(int nr,struct pci_sys_data * sys)541*4882a593Smuzhiyun int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
542*4882a593Smuzhiyun {
543*4882a593Smuzhiyun vga_base = ORION5X_PCIE_MEM_PHYS_BASE;
544*4882a593Smuzhiyun
545*4882a593Smuzhiyun if (nr == 0) {
546*4882a593Smuzhiyun orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
547*4882a593Smuzhiyun return pcie_setup(sys);
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun if (nr == 1 && !orion5x_pci_disabled) {
551*4882a593Smuzhiyun orion5x_pci_set_bus_nr(sys->busnr);
552*4882a593Smuzhiyun return pci_setup(sys);
553*4882a593Smuzhiyun }
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun return 0;
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
orion5x_pci_sys_scan_bus(int nr,struct pci_host_bridge * bridge)558*4882a593Smuzhiyun int __init orion5x_pci_sys_scan_bus(int nr, struct pci_host_bridge *bridge)
559*4882a593Smuzhiyun {
560*4882a593Smuzhiyun struct pci_sys_data *sys = pci_host_bridge_priv(bridge);
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun list_splice_init(&sys->resources, &bridge->windows);
563*4882a593Smuzhiyun bridge->dev.parent = NULL;
564*4882a593Smuzhiyun bridge->sysdata = sys;
565*4882a593Smuzhiyun bridge->busnr = sys->busnr;
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun if (nr == 0) {
568*4882a593Smuzhiyun bridge->ops = &pcie_ops;
569*4882a593Smuzhiyun return pci_scan_root_bus_bridge(bridge);
570*4882a593Smuzhiyun }
571*4882a593Smuzhiyun
572*4882a593Smuzhiyun if (nr == 1 && !orion5x_pci_disabled) {
573*4882a593Smuzhiyun bridge->ops = &pci_ops;
574*4882a593Smuzhiyun return pci_scan_root_bus_bridge(bridge);
575*4882a593Smuzhiyun }
576*4882a593Smuzhiyun
577*4882a593Smuzhiyun BUG();
578*4882a593Smuzhiyun return -ENODEV;
579*4882a593Smuzhiyun }
580*4882a593Smuzhiyun
orion5x_pci_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)581*4882a593Smuzhiyun int __init orion5x_pci_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
582*4882a593Smuzhiyun {
583*4882a593Smuzhiyun int bus = dev->bus->number;
584*4882a593Smuzhiyun
585*4882a593Smuzhiyun /*
586*4882a593Smuzhiyun * PCIe endpoint?
587*4882a593Smuzhiyun */
588*4882a593Smuzhiyun if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
589*4882a593Smuzhiyun return IRQ_ORION5X_PCIE0_INT;
590*4882a593Smuzhiyun
591*4882a593Smuzhiyun return -1;
592*4882a593Smuzhiyun }
593