1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Generic definitions of Orion SoC flavors: 3*4882a593Smuzhiyun * Orion-1, Orion-VoIP, Orion-NAS, Orion-2, and Orion-1-90. 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Maintainer: Tzachi Perelstein <tzachi@marvell.com> 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public 8*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any 9*4882a593Smuzhiyun * warranty of any kind, whether express or implied. 10*4882a593Smuzhiyun */ 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifndef __ASM_ARCH_ORION5X_H 13*4882a593Smuzhiyun #define __ASM_ARCH_ORION5X_H 14*4882a593Smuzhiyun 15*4882a593Smuzhiyun #include "irqs.h" 16*4882a593Smuzhiyun 17*4882a593Smuzhiyun /***************************************************************************** 18*4882a593Smuzhiyun * Orion Address Maps 19*4882a593Smuzhiyun * 20*4882a593Smuzhiyun * phys 21*4882a593Smuzhiyun * e0000000 PCIe MEM space 22*4882a593Smuzhiyun * e8000000 PCI MEM space 23*4882a593Smuzhiyun * f0000000 PCIe WA space (Orion-1/Orion-NAS only) 24*4882a593Smuzhiyun * f1000000 on-chip peripheral registers 25*4882a593Smuzhiyun * f2000000 PCIe I/O space 26*4882a593Smuzhiyun * f2100000 PCI I/O space 27*4882a593Smuzhiyun * f2200000 SRAM dedicated for the crypto unit 28*4882a593Smuzhiyun * f4000000 device bus mappings (boot) 29*4882a593Smuzhiyun * fa000000 device bus mappings (cs0) 30*4882a593Smuzhiyun * fa800000 device bus mappings (cs2) 31*4882a593Smuzhiyun * fc000000 device bus mappings (cs0/cs1) 32*4882a593Smuzhiyun * 33*4882a593Smuzhiyun * virt phys size 34*4882a593Smuzhiyun * fec00000 f1000000 1M on-chip peripheral registers 35*4882a593Smuzhiyun * fee00000 f2000000 64K PCIe I/O space 36*4882a593Smuzhiyun * fee10000 f2100000 64K PCI I/O space 37*4882a593Smuzhiyun * fd000000 f0000000 16M PCIe WA space (Orion-1/Orion-NAS only) 38*4882a593Smuzhiyun ****************************************************************************/ 39*4882a593Smuzhiyun #define ORION5X_REGS_PHYS_BASE 0xf1000000 40*4882a593Smuzhiyun #define ORION5X_REGS_VIRT_BASE IOMEM(0xfec00000) 41*4882a593Smuzhiyun #define ORION5X_REGS_SIZE SZ_1M 42*4882a593Smuzhiyun 43*4882a593Smuzhiyun #define ORION5X_PCIE_IO_PHYS_BASE 0xf2000000 44*4882a593Smuzhiyun #define ORION5X_PCIE_IO_BUS_BASE 0x00000000 45*4882a593Smuzhiyun #define ORION5X_PCIE_IO_SIZE SZ_64K 46*4882a593Smuzhiyun 47*4882a593Smuzhiyun #define ORION5X_PCI_IO_PHYS_BASE 0xf2100000 48*4882a593Smuzhiyun #define ORION5X_PCI_IO_BUS_BASE 0x00010000 49*4882a593Smuzhiyun #define ORION5X_PCI_IO_SIZE SZ_64K 50*4882a593Smuzhiyun 51*4882a593Smuzhiyun #define ORION5X_SRAM_PHYS_BASE (0xf2200000) 52*4882a593Smuzhiyun #define ORION5X_SRAM_SIZE SZ_8K 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* Relevant only for Orion-1/Orion-NAS */ 55*4882a593Smuzhiyun #define ORION5X_PCIE_WA_PHYS_BASE 0xf0000000 56*4882a593Smuzhiyun #define ORION5X_PCIE_WA_VIRT_BASE IOMEM(0xfd000000) 57*4882a593Smuzhiyun #define ORION5X_PCIE_WA_SIZE SZ_16M 58*4882a593Smuzhiyun 59*4882a593Smuzhiyun #define ORION5X_PCIE_MEM_PHYS_BASE 0xe0000000 60*4882a593Smuzhiyun #define ORION5X_PCIE_MEM_SIZE SZ_128M 61*4882a593Smuzhiyun 62*4882a593Smuzhiyun #define ORION5X_PCI_MEM_PHYS_BASE 0xe8000000 63*4882a593Smuzhiyun #define ORION5X_PCI_MEM_SIZE SZ_128M 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /******************************************************************************* 66*4882a593Smuzhiyun * Orion Registers Map 67*4882a593Smuzhiyun ******************************************************************************/ 68*4882a593Smuzhiyun 69*4882a593Smuzhiyun #define ORION5X_DDR_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x00000) 70*4882a593Smuzhiyun #define ORION5X_DDR_WINS_BASE (ORION5X_DDR_PHYS_BASE + 0x1500) 71*4882a593Smuzhiyun #define ORION5X_DDR_WINS_SZ (0x10) 72*4882a593Smuzhiyun #define ORION5X_DDR_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x00000) 73*4882a593Smuzhiyun #define ORION5X_DEV_BUS_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x10000) 74*4882a593Smuzhiyun #define ORION5X_DEV_BUS_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x10000) 75*4882a593Smuzhiyun #define ORION5X_DEV_BUS_REG(x) (ORION5X_DEV_BUS_VIRT_BASE + (x)) 76*4882a593Smuzhiyun #define GPIO_VIRT_BASE ORION5X_DEV_BUS_REG(0x0100) 77*4882a593Smuzhiyun #define SPI_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE + 0x0600) 78*4882a593Smuzhiyun #define I2C_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE + 0x1000) 79*4882a593Smuzhiyun #define UART0_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE + 0x2000) 80*4882a593Smuzhiyun #define UART0_VIRT_BASE (ORION5X_DEV_BUS_VIRT_BASE + 0x2000) 81*4882a593Smuzhiyun #define UART1_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE + 0x2100) 82*4882a593Smuzhiyun #define UART1_VIRT_BASE (ORION5X_DEV_BUS_VIRT_BASE + 0x2100) 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun #define ORION5X_BRIDGE_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x20000) 85*4882a593Smuzhiyun #define ORION5X_BRIDGE_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x20000) 86*4882a593Smuzhiyun #define ORION5X_BRIDGE_WINS_BASE (ORION5X_BRIDGE_PHYS_BASE) 87*4882a593Smuzhiyun #define ORION5X_BRIDGE_WINS_SZ (0x80) 88*4882a593Smuzhiyun 89*4882a593Smuzhiyun #define ORION5X_PCI_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x30000) 90*4882a593Smuzhiyun 91*4882a593Smuzhiyun #define ORION5X_PCIE_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x40000) 92*4882a593Smuzhiyun 93*4882a593Smuzhiyun #define ORION5X_USB0_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x50000) 94*4882a593Smuzhiyun #define ORION5X_USB0_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x50000) 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun #define ORION5X_XOR_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x60900) 97*4882a593Smuzhiyun #define ORION5X_XOR_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x60900) 98*4882a593Smuzhiyun 99*4882a593Smuzhiyun #define ORION5X_ETH_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x70000) 100*4882a593Smuzhiyun #define ORION5X_ETH_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x70000) 101*4882a593Smuzhiyun 102*4882a593Smuzhiyun #define ORION5X_SATA_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x80000) 103*4882a593Smuzhiyun #define ORION5X_SATA_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0x80000) 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define ORION5X_CRYPTO_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0x90000) 106*4882a593Smuzhiyun 107*4882a593Smuzhiyun #define ORION5X_USB1_PHYS_BASE (ORION5X_REGS_PHYS_BASE + 0xa0000) 108*4882a593Smuzhiyun #define ORION5X_USB1_VIRT_BASE (ORION5X_REGS_VIRT_BASE + 0xa0000) 109*4882a593Smuzhiyun 110*4882a593Smuzhiyun /******************************************************************************* 111*4882a593Smuzhiyun * Device Bus Registers 112*4882a593Smuzhiyun ******************************************************************************/ 113*4882a593Smuzhiyun #define MPP_0_7_CTRL ORION5X_DEV_BUS_REG(0x000) 114*4882a593Smuzhiyun #define MPP_8_15_CTRL ORION5X_DEV_BUS_REG(0x004) 115*4882a593Smuzhiyun #define MPP_16_19_CTRL ORION5X_DEV_BUS_REG(0x050) 116*4882a593Smuzhiyun #define MPP_DEV_CTRL ORION5X_DEV_BUS_REG(0x008) 117*4882a593Smuzhiyun #define MPP_RESET_SAMPLE ORION5X_DEV_BUS_REG(0x010) 118*4882a593Smuzhiyun #define DEV_BANK_0_PARAM ORION5X_DEV_BUS_REG(0x45c) 119*4882a593Smuzhiyun #define DEV_BANK_1_PARAM ORION5X_DEV_BUS_REG(0x460) 120*4882a593Smuzhiyun #define DEV_BANK_2_PARAM ORION5X_DEV_BUS_REG(0x464) 121*4882a593Smuzhiyun #define DEV_BANK_BOOT_PARAM ORION5X_DEV_BUS_REG(0x46c) 122*4882a593Smuzhiyun #define DEV_BUS_CTRL ORION5X_DEV_BUS_REG(0x4c0) 123*4882a593Smuzhiyun #define DEV_BUS_INT_CAUSE ORION5X_DEV_BUS_REG(0x4d0) 124*4882a593Smuzhiyun #define DEV_BUS_INT_MASK ORION5X_DEV_BUS_REG(0x4d4) 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /******************************************************************************* 127*4882a593Smuzhiyun * Supported Devices & Revisions 128*4882a593Smuzhiyun ******************************************************************************/ 129*4882a593Smuzhiyun /* Orion-1 (88F5181) and Orion-VoIP (88F5181L) */ 130*4882a593Smuzhiyun #define MV88F5181_DEV_ID 0x5181 131*4882a593Smuzhiyun #define MV88F5181_REV_B1 3 132*4882a593Smuzhiyun #define MV88F5181L_REV_A0 8 133*4882a593Smuzhiyun #define MV88F5181L_REV_A1 9 134*4882a593Smuzhiyun /* Orion-NAS (88F5182) */ 135*4882a593Smuzhiyun #define MV88F5182_DEV_ID 0x5182 136*4882a593Smuzhiyun #define MV88F5182_REV_A2 2 137*4882a593Smuzhiyun /* Orion-2 (88F5281) */ 138*4882a593Smuzhiyun #define MV88F5281_DEV_ID 0x5281 139*4882a593Smuzhiyun #define MV88F5281_REV_D0 4 140*4882a593Smuzhiyun #define MV88F5281_REV_D1 5 141*4882a593Smuzhiyun #define MV88F5281_REV_D2 6 142*4882a593Smuzhiyun /* Orion-1-90 (88F6183) */ 143*4882a593Smuzhiyun #define MV88F6183_DEV_ID 0x6183 144*4882a593Smuzhiyun #define MV88F6183_REV_B0 3 145*4882a593Smuzhiyun 146*4882a593Smuzhiyun #endif 147