1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * arch/arm/mach-orion5x/db88f5281-setup.c
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Marvell Orion-2 Development Board Setup
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * This file is licensed under the terms of the GNU General Public
9*4882a593Smuzhiyun * License version 2. This program is licensed "as is" without any
10*4882a593Smuzhiyun * warranty of any kind, whether express or implied.
11*4882a593Smuzhiyun */
12*4882a593Smuzhiyun #include <linux/gpio.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/init.h>
15*4882a593Smuzhiyun #include <linux/platform_device.h>
16*4882a593Smuzhiyun #include <linux/pci.h>
17*4882a593Smuzhiyun #include <linux/irq.h>
18*4882a593Smuzhiyun #include <linux/mtd/physmap.h>
19*4882a593Smuzhiyun #include <linux/mtd/rawnand.h>
20*4882a593Smuzhiyun #include <linux/timer.h>
21*4882a593Smuzhiyun #include <linux/mv643xx_eth.h>
22*4882a593Smuzhiyun #include <linux/i2c.h>
23*4882a593Smuzhiyun #include <asm/mach-types.h>
24*4882a593Smuzhiyun #include <asm/mach/arch.h>
25*4882a593Smuzhiyun #include <asm/mach/pci.h>
26*4882a593Smuzhiyun #include <linux/platform_data/mtd-orion_nand.h>
27*4882a593Smuzhiyun #include "common.h"
28*4882a593Smuzhiyun #include "mpp.h"
29*4882a593Smuzhiyun #include "orion5x.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /*****************************************************************************
32*4882a593Smuzhiyun * DB-88F5281 on board devices
33*4882a593Smuzhiyun ****************************************************************************/
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun /*
36*4882a593Smuzhiyun * 512K NOR flash Device bus boot chip select
37*4882a593Smuzhiyun */
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define DB88F5281_NOR_BOOT_BASE 0xf4000000
40*4882a593Smuzhiyun #define DB88F5281_NOR_BOOT_SIZE SZ_512K
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * 7-Segment on Device bus chip select 0
44*4882a593Smuzhiyun */
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun #define DB88F5281_7SEG_BASE 0xfa000000
47*4882a593Smuzhiyun #define DB88F5281_7SEG_SIZE SZ_1K
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun /*
50*4882a593Smuzhiyun * 32M NOR flash on Device bus chip select 1
51*4882a593Smuzhiyun */
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define DB88F5281_NOR_BASE 0xfc000000
54*4882a593Smuzhiyun #define DB88F5281_NOR_SIZE SZ_32M
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /*
57*4882a593Smuzhiyun * 32M NAND flash on Device bus chip select 2
58*4882a593Smuzhiyun */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun #define DB88F5281_NAND_BASE 0xfa800000
61*4882a593Smuzhiyun #define DB88F5281_NAND_SIZE SZ_1K
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /*
64*4882a593Smuzhiyun * PCI
65*4882a593Smuzhiyun */
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun #define DB88F5281_PCI_SLOT0_OFFS 7
68*4882a593Smuzhiyun #define DB88F5281_PCI_SLOT0_IRQ_PIN 12
69*4882a593Smuzhiyun #define DB88F5281_PCI_SLOT1_SLOT2_IRQ_PIN 13
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun /*****************************************************************************
72*4882a593Smuzhiyun * 512M NOR Flash on Device bus Boot CS
73*4882a593Smuzhiyun ****************************************************************************/
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun static struct physmap_flash_data db88f5281_boot_flash_data = {
76*4882a593Smuzhiyun .width = 1, /* 8 bit bus width */
77*4882a593Smuzhiyun };
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun static struct resource db88f5281_boot_flash_resource = {
80*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
81*4882a593Smuzhiyun .start = DB88F5281_NOR_BOOT_BASE,
82*4882a593Smuzhiyun .end = DB88F5281_NOR_BOOT_BASE + DB88F5281_NOR_BOOT_SIZE - 1,
83*4882a593Smuzhiyun };
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static struct platform_device db88f5281_boot_flash = {
86*4882a593Smuzhiyun .name = "physmap-flash",
87*4882a593Smuzhiyun .id = 0,
88*4882a593Smuzhiyun .dev = {
89*4882a593Smuzhiyun .platform_data = &db88f5281_boot_flash_data,
90*4882a593Smuzhiyun },
91*4882a593Smuzhiyun .num_resources = 1,
92*4882a593Smuzhiyun .resource = &db88f5281_boot_flash_resource,
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /*****************************************************************************
96*4882a593Smuzhiyun * 32M NOR Flash on Device bus CS1
97*4882a593Smuzhiyun ****************************************************************************/
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun static struct physmap_flash_data db88f5281_nor_flash_data = {
100*4882a593Smuzhiyun .width = 4, /* 32 bit bus width */
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun static struct resource db88f5281_nor_flash_resource = {
104*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
105*4882a593Smuzhiyun .start = DB88F5281_NOR_BASE,
106*4882a593Smuzhiyun .end = DB88F5281_NOR_BASE + DB88F5281_NOR_SIZE - 1,
107*4882a593Smuzhiyun };
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun static struct platform_device db88f5281_nor_flash = {
110*4882a593Smuzhiyun .name = "physmap-flash",
111*4882a593Smuzhiyun .id = 1,
112*4882a593Smuzhiyun .dev = {
113*4882a593Smuzhiyun .platform_data = &db88f5281_nor_flash_data,
114*4882a593Smuzhiyun },
115*4882a593Smuzhiyun .num_resources = 1,
116*4882a593Smuzhiyun .resource = &db88f5281_nor_flash_resource,
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun /*****************************************************************************
120*4882a593Smuzhiyun * 32M NAND Flash on Device bus CS2
121*4882a593Smuzhiyun ****************************************************************************/
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun static struct mtd_partition db88f5281_nand_parts[] = {
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun .name = "kernel",
126*4882a593Smuzhiyun .offset = 0,
127*4882a593Smuzhiyun .size = SZ_2M,
128*4882a593Smuzhiyun }, {
129*4882a593Smuzhiyun .name = "root",
130*4882a593Smuzhiyun .offset = SZ_2M,
131*4882a593Smuzhiyun .size = (SZ_16M - SZ_2M),
132*4882a593Smuzhiyun }, {
133*4882a593Smuzhiyun .name = "user",
134*4882a593Smuzhiyun .offset = SZ_16M,
135*4882a593Smuzhiyun .size = SZ_8M,
136*4882a593Smuzhiyun }, {
137*4882a593Smuzhiyun .name = "recovery",
138*4882a593Smuzhiyun .offset = (SZ_16M + SZ_8M),
139*4882a593Smuzhiyun .size = SZ_8M,
140*4882a593Smuzhiyun },
141*4882a593Smuzhiyun };
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun static struct resource db88f5281_nand_resource = {
144*4882a593Smuzhiyun .flags = IORESOURCE_MEM,
145*4882a593Smuzhiyun .start = DB88F5281_NAND_BASE,
146*4882a593Smuzhiyun .end = DB88F5281_NAND_BASE + DB88F5281_NAND_SIZE - 1,
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun static struct orion_nand_data db88f5281_nand_data = {
150*4882a593Smuzhiyun .parts = db88f5281_nand_parts,
151*4882a593Smuzhiyun .nr_parts = ARRAY_SIZE(db88f5281_nand_parts),
152*4882a593Smuzhiyun .cle = 0,
153*4882a593Smuzhiyun .ale = 1,
154*4882a593Smuzhiyun .width = 8,
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static struct platform_device db88f5281_nand_flash = {
158*4882a593Smuzhiyun .name = "orion_nand",
159*4882a593Smuzhiyun .id = -1,
160*4882a593Smuzhiyun .dev = {
161*4882a593Smuzhiyun .platform_data = &db88f5281_nand_data,
162*4882a593Smuzhiyun },
163*4882a593Smuzhiyun .resource = &db88f5281_nand_resource,
164*4882a593Smuzhiyun .num_resources = 1,
165*4882a593Smuzhiyun };
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun /*****************************************************************************
168*4882a593Smuzhiyun * 7-Segment on Device bus CS0
169*4882a593Smuzhiyun * Dummy counter every 2 sec
170*4882a593Smuzhiyun ****************************************************************************/
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun static void __iomem *db88f5281_7seg;
173*4882a593Smuzhiyun static struct timer_list db88f5281_timer;
174*4882a593Smuzhiyun
db88f5281_7seg_event(struct timer_list * unused)175*4882a593Smuzhiyun static void db88f5281_7seg_event(struct timer_list *unused)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun static int count = 0;
178*4882a593Smuzhiyun writel(0, db88f5281_7seg + (count << 4));
179*4882a593Smuzhiyun count = (count + 1) & 7;
180*4882a593Smuzhiyun mod_timer(&db88f5281_timer, jiffies + 2 * HZ);
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun
db88f5281_7seg_init(void)183*4882a593Smuzhiyun static int __init db88f5281_7seg_init(void)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun if (machine_is_db88f5281()) {
186*4882a593Smuzhiyun db88f5281_7seg = ioremap(DB88F5281_7SEG_BASE,
187*4882a593Smuzhiyun DB88F5281_7SEG_SIZE);
188*4882a593Smuzhiyun if (!db88f5281_7seg) {
189*4882a593Smuzhiyun printk(KERN_ERR "Failed to ioremap db88f5281_7seg\n");
190*4882a593Smuzhiyun return -EIO;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun timer_setup(&db88f5281_timer, db88f5281_7seg_event, 0);
193*4882a593Smuzhiyun mod_timer(&db88f5281_timer, jiffies + 2 * HZ);
194*4882a593Smuzhiyun }
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun return 0;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun __initcall(db88f5281_7seg_init);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun /*****************************************************************************
202*4882a593Smuzhiyun * PCI
203*4882a593Smuzhiyun ****************************************************************************/
204*4882a593Smuzhiyun
db88f5281_pci_preinit(void)205*4882a593Smuzhiyun static void __init db88f5281_pci_preinit(void)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun int pin;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun /*
210*4882a593Smuzhiyun * Configure PCI GPIO IRQ pins
211*4882a593Smuzhiyun */
212*4882a593Smuzhiyun pin = DB88F5281_PCI_SLOT0_IRQ_PIN;
213*4882a593Smuzhiyun if (gpio_request(pin, "PCI Int1") == 0) {
214*4882a593Smuzhiyun if (gpio_direction_input(pin) == 0) {
215*4882a593Smuzhiyun irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
216*4882a593Smuzhiyun } else {
217*4882a593Smuzhiyun printk(KERN_ERR "db88f5281_pci_preinit failed to "
218*4882a593Smuzhiyun "set_irq_type pin %d\n", pin);
219*4882a593Smuzhiyun gpio_free(pin);
220*4882a593Smuzhiyun }
221*4882a593Smuzhiyun } else {
222*4882a593Smuzhiyun printk(KERN_ERR "db88f5281_pci_preinit failed to gpio_request %d\n", pin);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun pin = DB88F5281_PCI_SLOT1_SLOT2_IRQ_PIN;
226*4882a593Smuzhiyun if (gpio_request(pin, "PCI Int2") == 0) {
227*4882a593Smuzhiyun if (gpio_direction_input(pin) == 0) {
228*4882a593Smuzhiyun irq_set_irq_type(gpio_to_irq(pin), IRQ_TYPE_LEVEL_LOW);
229*4882a593Smuzhiyun } else {
230*4882a593Smuzhiyun printk(KERN_ERR "db88f5281_pci_preinit failed "
231*4882a593Smuzhiyun "to set_irq_type pin %d\n", pin);
232*4882a593Smuzhiyun gpio_free(pin);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun } else {
235*4882a593Smuzhiyun printk(KERN_ERR "db88f5281_pci_preinit failed to gpio_request %d\n", pin);
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
db88f5281_pci_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)239*4882a593Smuzhiyun static int __init db88f5281_pci_map_irq(const struct pci_dev *dev, u8 slot,
240*4882a593Smuzhiyun u8 pin)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun int irq;
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun /*
245*4882a593Smuzhiyun * Check for devices with hard-wired IRQs.
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun irq = orion5x_pci_map_irq(dev, slot, pin);
248*4882a593Smuzhiyun if (irq != -1)
249*4882a593Smuzhiyun return irq;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun /*
252*4882a593Smuzhiyun * PCI IRQs are connected via GPIOs.
253*4882a593Smuzhiyun */
254*4882a593Smuzhiyun switch (slot - DB88F5281_PCI_SLOT0_OFFS) {
255*4882a593Smuzhiyun case 0:
256*4882a593Smuzhiyun return gpio_to_irq(DB88F5281_PCI_SLOT0_IRQ_PIN);
257*4882a593Smuzhiyun case 1:
258*4882a593Smuzhiyun case 2:
259*4882a593Smuzhiyun return gpio_to_irq(DB88F5281_PCI_SLOT1_SLOT2_IRQ_PIN);
260*4882a593Smuzhiyun default:
261*4882a593Smuzhiyun return -1;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun static struct hw_pci db88f5281_pci __initdata = {
266*4882a593Smuzhiyun .nr_controllers = 2,
267*4882a593Smuzhiyun .preinit = db88f5281_pci_preinit,
268*4882a593Smuzhiyun .setup = orion5x_pci_sys_setup,
269*4882a593Smuzhiyun .scan = orion5x_pci_sys_scan_bus,
270*4882a593Smuzhiyun .map_irq = db88f5281_pci_map_irq,
271*4882a593Smuzhiyun };
272*4882a593Smuzhiyun
db88f5281_pci_init(void)273*4882a593Smuzhiyun static int __init db88f5281_pci_init(void)
274*4882a593Smuzhiyun {
275*4882a593Smuzhiyun if (machine_is_db88f5281())
276*4882a593Smuzhiyun pci_common_init(&db88f5281_pci);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
281*4882a593Smuzhiyun subsys_initcall(db88f5281_pci_init);
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun /*****************************************************************************
284*4882a593Smuzhiyun * Ethernet
285*4882a593Smuzhiyun ****************************************************************************/
286*4882a593Smuzhiyun static struct mv643xx_eth_platform_data db88f5281_eth_data = {
287*4882a593Smuzhiyun .phy_addr = MV643XX_ETH_PHY_ADDR(8),
288*4882a593Smuzhiyun };
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun /*****************************************************************************
291*4882a593Smuzhiyun * RTC DS1339 on I2C bus
292*4882a593Smuzhiyun ****************************************************************************/
293*4882a593Smuzhiyun static struct i2c_board_info __initdata db88f5281_i2c_rtc = {
294*4882a593Smuzhiyun I2C_BOARD_INFO("ds1339", 0x68),
295*4882a593Smuzhiyun };
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*****************************************************************************
298*4882a593Smuzhiyun * General Setup
299*4882a593Smuzhiyun ****************************************************************************/
300*4882a593Smuzhiyun static unsigned int db88f5281_mpp_modes[] __initdata = {
301*4882a593Smuzhiyun MPP0_GPIO, /* USB Over Current */
302*4882a593Smuzhiyun MPP1_GPIO, /* USB Vbat input */
303*4882a593Smuzhiyun MPP2_PCI_ARB, /* PCI_REQn[2] */
304*4882a593Smuzhiyun MPP3_PCI_ARB, /* PCI_GNTn[2] */
305*4882a593Smuzhiyun MPP4_PCI_ARB, /* PCI_REQn[3] */
306*4882a593Smuzhiyun MPP5_PCI_ARB, /* PCI_GNTn[3] */
307*4882a593Smuzhiyun MPP6_GPIO, /* JP0, CON17.2 */
308*4882a593Smuzhiyun MPP7_GPIO, /* JP1, CON17.1 */
309*4882a593Smuzhiyun MPP8_GPIO, /* JP2, CON11.2 */
310*4882a593Smuzhiyun MPP9_GPIO, /* JP3, CON11.3 */
311*4882a593Smuzhiyun MPP10_GPIO, /* RTC int */
312*4882a593Smuzhiyun MPP11_GPIO, /* Baud Rate Generator */
313*4882a593Smuzhiyun MPP12_GPIO, /* PCI int 1 */
314*4882a593Smuzhiyun MPP13_GPIO, /* PCI int 2 */
315*4882a593Smuzhiyun MPP14_NAND, /* NAND_REn[2] */
316*4882a593Smuzhiyun MPP15_NAND, /* NAND_WEn[2] */
317*4882a593Smuzhiyun MPP16_UART, /* UART1_RX */
318*4882a593Smuzhiyun MPP17_UART, /* UART1_TX */
319*4882a593Smuzhiyun MPP18_UART, /* UART1_CTSn */
320*4882a593Smuzhiyun MPP19_UART, /* UART1_RTSn */
321*4882a593Smuzhiyun 0,
322*4882a593Smuzhiyun };
323*4882a593Smuzhiyun
db88f5281_init(void)324*4882a593Smuzhiyun static void __init db88f5281_init(void)
325*4882a593Smuzhiyun {
326*4882a593Smuzhiyun /*
327*4882a593Smuzhiyun * Basic Orion setup. Need to be called early.
328*4882a593Smuzhiyun */
329*4882a593Smuzhiyun orion5x_init();
330*4882a593Smuzhiyun
331*4882a593Smuzhiyun orion5x_mpp_conf(db88f5281_mpp_modes);
332*4882a593Smuzhiyun writel(0, MPP_DEV_CTRL); /* DEV_D[31:16] */
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /*
335*4882a593Smuzhiyun * Configure peripherals.
336*4882a593Smuzhiyun */
337*4882a593Smuzhiyun orion5x_ehci0_init();
338*4882a593Smuzhiyun orion5x_eth_init(&db88f5281_eth_data);
339*4882a593Smuzhiyun orion5x_i2c_init();
340*4882a593Smuzhiyun orion5x_uart0_init();
341*4882a593Smuzhiyun orion5x_uart1_init();
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_BOOT_TARGET,
344*4882a593Smuzhiyun ORION_MBUS_DEVBUS_BOOT_ATTR,
345*4882a593Smuzhiyun DB88F5281_NOR_BOOT_BASE,
346*4882a593Smuzhiyun DB88F5281_NOR_BOOT_SIZE);
347*4882a593Smuzhiyun platform_device_register(&db88f5281_boot_flash);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(0),
350*4882a593Smuzhiyun ORION_MBUS_DEVBUS_ATTR(0),
351*4882a593Smuzhiyun DB88F5281_7SEG_BASE,
352*4882a593Smuzhiyun DB88F5281_7SEG_SIZE);
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(1),
355*4882a593Smuzhiyun ORION_MBUS_DEVBUS_ATTR(1),
356*4882a593Smuzhiyun DB88F5281_NOR_BASE,
357*4882a593Smuzhiyun DB88F5281_NOR_SIZE);
358*4882a593Smuzhiyun platform_device_register(&db88f5281_nor_flash);
359*4882a593Smuzhiyun
360*4882a593Smuzhiyun mvebu_mbus_add_window_by_id(ORION_MBUS_DEVBUS_TARGET(2),
361*4882a593Smuzhiyun ORION_MBUS_DEVBUS_ATTR(2),
362*4882a593Smuzhiyun DB88F5281_NAND_BASE,
363*4882a593Smuzhiyun DB88F5281_NAND_SIZE);
364*4882a593Smuzhiyun platform_device_register(&db88f5281_nand_flash);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun i2c_register_board_info(0, &db88f5281_i2c_rtc, 1);
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun MACHINE_START(DB88F5281, "Marvell Orion-2 Development Board")
370*4882a593Smuzhiyun /* Maintainer: Tzachi Perelstein <tzachi@marvell.com> */
371*4882a593Smuzhiyun .atag_offset = 0x100,
372*4882a593Smuzhiyun .nr_irqs = ORION5X_NR_IRQS,
373*4882a593Smuzhiyun .init_machine = db88f5281_init,
374*4882a593Smuzhiyun .map_io = orion5x_map_io,
375*4882a593Smuzhiyun .init_early = orion5x_init_early,
376*4882a593Smuzhiyun .init_irq = orion5x_init_irq,
377*4882a593Smuzhiyun .init_time = orion5x_timer_init,
378*4882a593Smuzhiyun .restart = orion5x_restart,
379*4882a593Smuzhiyun MACHINE_END
380