1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * DRA7xx PRM instance offset macros 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com 6*4882a593Smuzhiyun * 7*4882a593Smuzhiyun * Generated by code originally written by: 8*4882a593Smuzhiyun * Paul Walmsley (paul@pwsan.com) 9*4882a593Smuzhiyun * Rajendra Nayak (rnayak@ti.com) 10*4882a593Smuzhiyun * Benoit Cousson (b-cousson@ti.com) 11*4882a593Smuzhiyun * 12*4882a593Smuzhiyun * This file is automatically generated from the OMAP hardware databases. 13*4882a593Smuzhiyun * We respectfully ask that any modifications to this file be coordinated 14*4882a593Smuzhiyun * with the public linux-omap@vger.kernel.org mailing list and the 15*4882a593Smuzhiyun * authors above to ensure that the autogeneration scripts are kept 16*4882a593Smuzhiyun * up-to-date with the file contents. 17*4882a593Smuzhiyun */ 18*4882a593Smuzhiyun 19*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP2_PRM7XX_H 20*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP2_PRM7XX_H 21*4882a593Smuzhiyun 22*4882a593Smuzhiyun #include "prcm-common.h" 23*4882a593Smuzhiyun #include "prm44xx_54xx.h" 24*4882a593Smuzhiyun #include "prm.h" 25*4882a593Smuzhiyun 26*4882a593Smuzhiyun #define DRA7XX_PRM_BASE 0x4ae06000 27*4882a593Smuzhiyun 28*4882a593Smuzhiyun #define DRA7XX_PRM_REGADDR(inst, reg) \ 29*4882a593Smuzhiyun OMAP2_L4_IO_ADDRESS(DRA7XX_PRM_BASE + (inst) + (reg)) 30*4882a593Smuzhiyun 31*4882a593Smuzhiyun 32*4882a593Smuzhiyun /* PRM instances */ 33*4882a593Smuzhiyun #define DRA7XX_PRM_OCP_SOCKET_INST 0x0000 34*4882a593Smuzhiyun #define DRA7XX_PRM_CKGEN_INST 0x0100 35*4882a593Smuzhiyun #define DRA7XX_PRM_MPU_INST 0x0300 36*4882a593Smuzhiyun #define DRA7XX_PRM_DSP1_INST 0x0400 37*4882a593Smuzhiyun #define DRA7XX_PRM_IPU_INST 0x0500 38*4882a593Smuzhiyun #define DRA7XX_PRM_COREAON_INST 0x0628 39*4882a593Smuzhiyun #define DRA7XX_PRM_CORE_INST 0x0700 40*4882a593Smuzhiyun #define DRA7XX_PRM_IVA_INST 0x0f00 41*4882a593Smuzhiyun #define DRA7XX_PRM_CAM_INST 0x1000 42*4882a593Smuzhiyun #define DRA7XX_PRM_DSS_INST 0x1100 43*4882a593Smuzhiyun #define DRA7XX_PRM_GPU_INST 0x1200 44*4882a593Smuzhiyun #define DRA7XX_PRM_L3INIT_INST 0x1300 45*4882a593Smuzhiyun #define DRA7XX_PRM_L4PER_INST 0x1400 46*4882a593Smuzhiyun #define DRA7XX_PRM_CUSTEFUSE_INST 0x1600 47*4882a593Smuzhiyun #define DRA7XX_PRM_WKUPAON_INST 0x1724 48*4882a593Smuzhiyun #define DRA7XX_PRM_WKUPAON_CM_INST 0x1800 49*4882a593Smuzhiyun #define DRA7XX_PRM_EMU_INST 0x1900 50*4882a593Smuzhiyun #define DRA7XX_PRM_EMU_CM_INST 0x1a00 51*4882a593Smuzhiyun #define DRA7XX_PRM_DSP2_INST 0x1b00 52*4882a593Smuzhiyun #define DRA7XX_PRM_EVE1_INST 0x1b40 53*4882a593Smuzhiyun #define DRA7XX_PRM_EVE2_INST 0x1b80 54*4882a593Smuzhiyun #define DRA7XX_PRM_EVE3_INST 0x1bc0 55*4882a593Smuzhiyun #define DRA7XX_PRM_EVE4_INST 0x1c00 56*4882a593Smuzhiyun #define DRA7XX_PRM_RTC_INST 0x1c60 57*4882a593Smuzhiyun #define DRA7XX_PRM_VPE_INST 0x1c80 58*4882a593Smuzhiyun #define DRA7XX_PRM_DEVICE_INST 0x1d00 59*4882a593Smuzhiyun #define DRA7XX_PRM_INSTR_INST 0x1f00 60*4882a593Smuzhiyun 61*4882a593Smuzhiyun /* PRM clockdomain register offsets (from instance start) */ 62*4882a593Smuzhiyun #define DRA7XX_PRM_WKUPAON_CM_WKUPAON_CDOFFS 0x0000 63*4882a593Smuzhiyun #define DRA7XX_PRM_EMU_CM_EMU_CDOFFS 0x0000 64*4882a593Smuzhiyun 65*4882a593Smuzhiyun /* PRM */ 66*4882a593Smuzhiyun 67*4882a593Smuzhiyun /* PRM.OCP_SOCKET_PRM register offsets */ 68*4882a593Smuzhiyun #define DRA7XX_REVISION_PRM_OFFSET 0x0000 69*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_MPU_OFFSET 0x0010 70*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_MPU_2_OFFSET 0x0014 71*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_MPU_OFFSET 0x0018 72*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_MPU_2_OFFSET 0x001c 73*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_IPU2_OFFSET 0x0020 74*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_IPU2_OFFSET 0x0028 75*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_DSP1_OFFSET 0x0030 76*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_DSP1_OFFSET 0x0038 77*4882a593Smuzhiyun #define DRA7XX_CM_PRM_PROFILING_CLKCTRL_OFFSET 0x0040 78*4882a593Smuzhiyun #define DRA7XX_CM_PRM_PROFILING_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_OCP_SOCKET_INST, 0x0040) 79*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_DSP2_OFFSET 0x0044 80*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_EVE1_OFFSET 0x0048 81*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_EVE2_OFFSET 0x004c 82*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_EVE3_OFFSET 0x0050 83*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_EVE4_OFFSET 0x0054 84*4882a593Smuzhiyun #define DRA7XX_PRM_IRQENABLE_IPU1_OFFSET 0x0058 85*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_DSP2_OFFSET 0x005c 86*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_EVE1_OFFSET 0x0060 87*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_EVE2_OFFSET 0x0064 88*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_EVE3_OFFSET 0x0068 89*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_EVE4_OFFSET 0x006c 90*4882a593Smuzhiyun #define DRA7XX_PRM_IRQSTATUS_IPU1_OFFSET 0x0070 91*4882a593Smuzhiyun #define DRA7XX_PRM_DEBUG_CFG1_OFFSET 0x00e4 92*4882a593Smuzhiyun #define DRA7XX_PRM_DEBUG_CFG2_OFFSET 0x00e8 93*4882a593Smuzhiyun #define DRA7XX_PRM_DEBUG_CFG3_OFFSET 0x00ec 94*4882a593Smuzhiyun #define DRA7XX_PRM_DEBUG_OUT_OFFSET 0x00f4 95*4882a593Smuzhiyun 96*4882a593Smuzhiyun /* PRM.CKGEN_PRM register offsets */ 97*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYSCLK1_OFFSET 0x0000 98*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYSCLK1 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0000) 99*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_WKUPAON_OFFSET 0x0008 100*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_WKUPAON DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0008) 101*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_PLL_REF_OFFSET 0x000c 102*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_PLL_REF DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x000c) 103*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS_OFFSET 0x0010 104*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0010) 105*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_PLL_BYPAS_OFFSET 0x0014 106*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_PLL_BYPAS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0014) 107*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_PLL_SYS_OFFSET 0x0018 108*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0018) 109*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_24M_OFFSET 0x001c 110*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_24M DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x001c) 111*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_SYS_OFFSET 0x0020 112*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0020) 113*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_MCASP_AUX_OFFSET 0x0024 114*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0024) 115*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_TIMER_OFFSET 0x0028 116*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_TIMER DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0028) 117*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MCASP_SYS_OFFSET 0x002c 118*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MCASP_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x002c) 119*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MLBP_MCASP_OFFSET 0x0030 120*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MLBP_MCASP DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0030) 121*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MLB_MCASP_OFFSET 0x0034 122*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MLB_MCASP DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0034) 123*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PER_ABE_X1_GFCLK_MCASP_AUX_OFFSET 0x0038 124*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PER_ABE_X1_GFCLK_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0038) 125*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS_CLK1_32K_OFFSET 0x0040 126*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS_CLK1_32K DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0040) 127*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_TIMER_SYS_OFFSET 0x0044 128*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_TIMER_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0044) 129*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_MCASP_AUX_OFFSET 0x0048 130*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0048) 131*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_TIMER_OFFSET 0x004c 132*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_TIMER DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x004c) 133*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_MCASP_AUX_OFFSET 0x0050 134*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_MCASP_AUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0050) 135*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_TIMER_OFFSET 0x0054 136*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_TIMER DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0054) 137*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CLKOUTMUX0_OFFSET 0x0058 138*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CLKOUTMUX0 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0058) 139*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CLKOUTMUX1_OFFSET 0x005c 140*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CLKOUTMUX1 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x005c) 141*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CLKOUTMUX2_OFFSET 0x0060 142*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CLKOUTMUX2 DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0060) 143*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_PLL_SYS_OFFSET 0x0064 144*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0064) 145*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_PLL_SYS_OFFSET 0x0068 146*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0068) 147*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_PLL_SYS_OFFSET 0x006c 148*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_PLL_SYS DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x006c) 149*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_CLK_DIV_OFFSET 0x0070 150*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_CLK_DIV DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0070) 151*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_GICLK_DIV_OFFSET 0x0074 152*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_GICLK_DIV DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0074) 153*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_AESS_FCLK_DIV_OFFSET 0x0078 154*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_AESS_FCLK_DIV DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0078) 155*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EVE_CLK_OFFSET 0x0080 156*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EVE_CLK DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0080) 157*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_USB_OTG_CLK_CLKOUTMUX_OFFSET 0x0084 158*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_USB_OTG_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0084) 159*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CORE_DPLL_OUT_CLK_CLKOUTMUX_OFFSET 0x0088 160*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_CORE_DPLL_OUT_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0088) 161*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DSP_GFCLK_CLKOUTMUX_OFFSET 0x008c 162*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_DSP_GFCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x008c) 163*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EMIF_PHY_GCLK_CLKOUTMUX_OFFSET 0x0090 164*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EMIF_PHY_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0090) 165*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EMU_CLK_CLKOUTMUX_OFFSET 0x0094 166*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EMU_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0094) 167*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_FUNC_96M_AON_CLK_CLKOUTMUX_OFFSET 0x0098 168*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_FUNC_96M_AON_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x0098) 169*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_GMAC_250M_CLK_CLKOUTMUX_OFFSET 0x009c 170*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_GMAC_250M_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x009c) 171*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_GPU_GCLK_CLKOUTMUX_OFFSET 0x00a0 172*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_GPU_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00a0) 173*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_CLK_CLKOUTMUX_OFFSET 0x00a4 174*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_HDMI_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00a4) 175*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_IVA_GCLK_CLKOUTMUX_OFFSET 0x00a8 176*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_IVA_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00a8) 177*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_L3INIT_480M_GFCLK_CLKOUTMUX_OFFSET 0x00ac 178*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_L3INIT_480M_GFCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00ac) 179*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MPU_GCLK_CLKOUTMUX_OFFSET 0x00b0 180*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_MPU_GCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00b0) 181*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PCIE1_CLK_CLKOUTMUX_OFFSET 0x00b4 182*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PCIE1_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00b4) 183*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PCIE2_CLK_CLKOUTMUX_OFFSET 0x00b8 184*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PCIE2_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00b8) 185*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PER_ABE_X1_CLK_CLKOUTMUX_OFFSET 0x00bc 186*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_PER_ABE_X1_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00bc) 187*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SATA_CLK_CLKOUTMUX_OFFSET 0x00c0 188*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SATA_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00c0) 189*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SECURE_32K_CLK_CLKOUTMUX_OFFSET 0x00c4 190*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SECURE_32K_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00c4) 191*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS_CLK1_CLKOUTMUX_OFFSET 0x00c8 192*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS_CLK1_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00c8) 193*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS_CLK2_CLKOUTMUX_OFFSET 0x00cc 194*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_SYS_CLK2_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00cc) 195*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_CLK_CLKOUTMUX_OFFSET 0x00d0 196*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO1_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00d0) 197*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_CLK_CLKOUTMUX_OFFSET 0x00d4 198*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_VIDEO2_CLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00d4) 199*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_LP_CLK_OFFSET 0x00d8 200*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ABE_LP_CLK DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00d8) 201*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ADC_GFCLK_OFFSET 0x00dc 202*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_ADC_GFCLK DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00dc) 203*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EVE_GFCLK_CLKOUTMUX_OFFSET 0x00e0 204*4882a593Smuzhiyun #define DRA7XX_CM_CLKSEL_EVE_GFCLK_CLKOUTMUX DRA7XX_PRM_REGADDR(DRA7XX_PRM_CKGEN_INST, 0x00e0) 205*4882a593Smuzhiyun 206*4882a593Smuzhiyun /* PRM.MPU_PRM register offsets */ 207*4882a593Smuzhiyun #define DRA7XX_PM_MPU_PWRSTCTRL_OFFSET 0x0000 208*4882a593Smuzhiyun #define DRA7XX_PM_MPU_PWRSTST_OFFSET 0x0004 209*4882a593Smuzhiyun #define DRA7XX_RM_MPU_MPU_CONTEXT_OFFSET 0x0024 210*4882a593Smuzhiyun 211*4882a593Smuzhiyun /* PRM.DSP1_PRM register offsets */ 212*4882a593Smuzhiyun #define DRA7XX_PM_DSP1_PWRSTCTRL_OFFSET 0x0000 213*4882a593Smuzhiyun #define DRA7XX_PM_DSP1_PWRSTST_OFFSET 0x0004 214*4882a593Smuzhiyun #define DRA7XX_RM_DSP1_RSTCTRL_OFFSET 0x0010 215*4882a593Smuzhiyun #define DRA7XX_RM_DSP1_RSTST_OFFSET 0x0014 216*4882a593Smuzhiyun #define DRA7XX_RM_DSP1_DSP1_CONTEXT_OFFSET 0x0024 217*4882a593Smuzhiyun 218*4882a593Smuzhiyun /* PRM.IPU_PRM register offsets */ 219*4882a593Smuzhiyun #define DRA7XX_PM_IPU_PWRSTCTRL_OFFSET 0x0000 220*4882a593Smuzhiyun #define DRA7XX_PM_IPU_PWRSTST_OFFSET 0x0004 221*4882a593Smuzhiyun #define DRA7XX_RM_IPU1_RSTCTRL_OFFSET 0x0010 222*4882a593Smuzhiyun #define DRA7XX_RM_IPU1_RSTST_OFFSET 0x0014 223*4882a593Smuzhiyun #define DRA7XX_RM_IPU1_IPU1_CONTEXT_OFFSET 0x0024 224*4882a593Smuzhiyun #define DRA7XX_PM_IPU_MCASP1_WKDEP_OFFSET 0x0050 225*4882a593Smuzhiyun #define DRA7XX_RM_IPU_MCASP1_CONTEXT_OFFSET 0x0054 226*4882a593Smuzhiyun #define DRA7XX_PM_IPU_TIMER5_WKDEP_OFFSET 0x0058 227*4882a593Smuzhiyun #define DRA7XX_RM_IPU_TIMER5_CONTEXT_OFFSET 0x005c 228*4882a593Smuzhiyun #define DRA7XX_PM_IPU_TIMER6_WKDEP_OFFSET 0x0060 229*4882a593Smuzhiyun #define DRA7XX_RM_IPU_TIMER6_CONTEXT_OFFSET 0x0064 230*4882a593Smuzhiyun #define DRA7XX_PM_IPU_TIMER7_WKDEP_OFFSET 0x0068 231*4882a593Smuzhiyun #define DRA7XX_RM_IPU_TIMER7_CONTEXT_OFFSET 0x006c 232*4882a593Smuzhiyun #define DRA7XX_PM_IPU_TIMER8_WKDEP_OFFSET 0x0070 233*4882a593Smuzhiyun #define DRA7XX_RM_IPU_TIMER8_CONTEXT_OFFSET 0x0074 234*4882a593Smuzhiyun #define DRA7XX_PM_IPU_I2C5_WKDEP_OFFSET 0x0078 235*4882a593Smuzhiyun #define DRA7XX_RM_IPU_I2C5_CONTEXT_OFFSET 0x007c 236*4882a593Smuzhiyun #define DRA7XX_PM_IPU_UART6_WKDEP_OFFSET 0x0080 237*4882a593Smuzhiyun #define DRA7XX_RM_IPU_UART6_CONTEXT_OFFSET 0x0084 238*4882a593Smuzhiyun 239*4882a593Smuzhiyun /* PRM.COREAON_PRM register offsets */ 240*4882a593Smuzhiyun #define DRA7XX_PM_COREAON_SMARTREFLEX_MPU_WKDEP_OFFSET 0x0000 241*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_SMARTREFLEX_MPU_CONTEXT_OFFSET 0x0004 242*4882a593Smuzhiyun #define DRA7XX_PM_COREAON_SMARTREFLEX_CORE_WKDEP_OFFSET 0x0010 243*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_SMARTREFLEX_CORE_CONTEXT_OFFSET 0x0014 244*4882a593Smuzhiyun #define DRA7XX_PM_COREAON_SMARTREFLEX_GPU_WKDEP_OFFSET 0x0030 245*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_SMARTREFLEX_GPU_CONTEXT_OFFSET 0x0034 246*4882a593Smuzhiyun #define DRA7XX_PM_COREAON_SMARTREFLEX_DSPEVE_WKDEP_OFFSET 0x0040 247*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_SMARTREFLEX_DSPEVE_CONTEXT_OFFSET 0x0044 248*4882a593Smuzhiyun #define DRA7XX_PM_COREAON_SMARTREFLEX_IVAHD_WKDEP_OFFSET 0x0050 249*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_SMARTREFLEX_IVAHD_CONTEXT_OFFSET 0x0054 250*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_DUMMY_MODULE1_CONTEXT_OFFSET 0x0084 251*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_DUMMY_MODULE2_CONTEXT_OFFSET 0x0094 252*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_DUMMY_MODULE3_CONTEXT_OFFSET 0x00a4 253*4882a593Smuzhiyun #define DRA7XX_RM_COREAON_DUMMY_MODULE4_CONTEXT_OFFSET 0x00b4 254*4882a593Smuzhiyun 255*4882a593Smuzhiyun /* PRM.CORE_PRM register offsets */ 256*4882a593Smuzhiyun #define DRA7XX_PM_CORE_PWRSTCTRL_OFFSET 0x0000 257*4882a593Smuzhiyun #define DRA7XX_PM_CORE_PWRSTST_OFFSET 0x0004 258*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_L3_MAIN_1_CONTEXT_OFFSET 0x0024 259*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_GPMC_CONTEXT_OFFSET 0x002c 260*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_MMU_EDMA_CONTEXT_OFFSET 0x0034 261*4882a593Smuzhiyun #define DRA7XX_PM_L3MAIN1_OCMC_RAM1_WKDEP_OFFSET 0x0050 262*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_OCMC_RAM1_CONTEXT_OFFSET 0x0054 263*4882a593Smuzhiyun #define DRA7XX_PM_L3MAIN1_OCMC_RAM2_WKDEP_OFFSET 0x0058 264*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_OCMC_RAM2_CONTEXT_OFFSET 0x005c 265*4882a593Smuzhiyun #define DRA7XX_PM_L3MAIN1_OCMC_RAM3_WKDEP_OFFSET 0x0060 266*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_OCMC_RAM3_CONTEXT_OFFSET 0x0064 267*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_OCMC_ROM_CONTEXT_OFFSET 0x006c 268*4882a593Smuzhiyun #define DRA7XX_PM_L3MAIN1_TPCC_WKDEP_OFFSET 0x0070 269*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_TPCC_CONTEXT_OFFSET 0x0074 270*4882a593Smuzhiyun #define DRA7XX_PM_L3MAIN1_TPTC1_WKDEP_OFFSET 0x0078 271*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_TPTC1_CONTEXT_OFFSET 0x007c 272*4882a593Smuzhiyun #define DRA7XX_PM_L3MAIN1_TPTC2_WKDEP_OFFSET 0x0080 273*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_TPTC2_CONTEXT_OFFSET 0x0084 274*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_VCP1_CONTEXT_OFFSET 0x008c 275*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_VCP2_CONTEXT_OFFSET 0x0094 276*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_CME_CONTEXT_OFFSET 0x009c 277*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_HDMI_CONTEXT_OFFSET 0x00a4 278*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_ICM_CONTEXT_OFFSET 0x00ac 279*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_IVA2_CONTEXT_OFFSET 0x00b4 280*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_SATA2_CONTEXT_OFFSET 0x00bc 281*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN4_CONTEXT_OFFSET 0x00c4 282*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN5_CONTEXT_OFFSET 0x00cc 283*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_UNKNOWN6_CONTEXT_OFFSET 0x00d4 284*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL1_CONTEXT_OFFSET 0x00dc 285*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL2_CONTEXT_OFFSET 0x00f4 286*4882a593Smuzhiyun #define DRA7XX_RM_L3MAIN1_SPARE_VIDEOPLL3_CONTEXT_OFFSET 0x00fc 287*4882a593Smuzhiyun #define DRA7XX_RM_IPU2_RSTCTRL_OFFSET 0x0210 288*4882a593Smuzhiyun #define DRA7XX_RM_IPU2_RSTST_OFFSET 0x0214 289*4882a593Smuzhiyun #define DRA7XX_RM_IPU2_IPU2_CONTEXT_OFFSET 0x0224 290*4882a593Smuzhiyun #define DRA7XX_RM_DMA_DMA_SYSTEM_CONTEXT_OFFSET 0x0324 291*4882a593Smuzhiyun #define DRA7XX_RM_EMIF_DMM_CONTEXT_OFFSET 0x0424 292*4882a593Smuzhiyun #define DRA7XX_RM_EMIF_EMIF_OCP_FW_CONTEXT_OFFSET 0x042c 293*4882a593Smuzhiyun #define DRA7XX_RM_EMIF_EMIF1_CONTEXT_OFFSET 0x0434 294*4882a593Smuzhiyun #define DRA7XX_RM_EMIF_EMIF2_CONTEXT_OFFSET 0x043c 295*4882a593Smuzhiyun #define DRA7XX_RM_EMIF_EMIF_DLL_CONTEXT_OFFSET 0x0444 296*4882a593Smuzhiyun #define DRA7XX_RM_ATL_ATL_CONTEXT_OFFSET 0x0524 297*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_L4_CFG_CONTEXT_OFFSET 0x0624 298*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_SPINLOCK_CONTEXT_OFFSET 0x062c 299*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX1_CONTEXT_OFFSET 0x0634 300*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_SAR_ROM_CONTEXT_OFFSET 0x063c 301*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_OCP2SCP2_CONTEXT_OFFSET 0x0644 302*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX2_CONTEXT_OFFSET 0x064c 303*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX3_CONTEXT_OFFSET 0x0654 304*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX4_CONTEXT_OFFSET 0x065c 305*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX5_CONTEXT_OFFSET 0x0664 306*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX6_CONTEXT_OFFSET 0x066c 307*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX7_CONTEXT_OFFSET 0x0674 308*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX8_CONTEXT_OFFSET 0x067c 309*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX9_CONTEXT_OFFSET 0x0684 310*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX10_CONTEXT_OFFSET 0x068c 311*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX11_CONTEXT_OFFSET 0x0694 312*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX12_CONTEXT_OFFSET 0x069c 313*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_MAILBOX13_CONTEXT_OFFSET 0x06a4 314*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_RTC_CONTEXT_OFFSET 0x06ac 315*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_SDRAM_CONTEXT_OFFSET 0x06b4 316*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_SPARE_SMARTREFLEX_WKUP_CONTEXT_OFFSET 0x06bc 317*4882a593Smuzhiyun #define DRA7XX_RM_L4CFG_IO_DELAY_BLOCK_CONTEXT_OFFSET 0x06c4 318*4882a593Smuzhiyun #define DRA7XX_RM_L3INSTR_L3_MAIN_2_CONTEXT_OFFSET 0x0724 319*4882a593Smuzhiyun #define DRA7XX_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET 0x072c 320*4882a593Smuzhiyun #define DRA7XX_RM_L3INSTR_OCP_WP_NOC_CONTEXT_OFFSET 0x0744 321*4882a593Smuzhiyun 322*4882a593Smuzhiyun /* PRM.IVA_PRM register offsets */ 323*4882a593Smuzhiyun #define DRA7XX_PM_IVA_PWRSTCTRL_OFFSET 0x0000 324*4882a593Smuzhiyun #define DRA7XX_PM_IVA_PWRSTST_OFFSET 0x0004 325*4882a593Smuzhiyun #define DRA7XX_RM_IVA_RSTCTRL_OFFSET 0x0010 326*4882a593Smuzhiyun #define DRA7XX_RM_IVA_RSTST_OFFSET 0x0014 327*4882a593Smuzhiyun #define DRA7XX_RM_IVA_IVA_CONTEXT_OFFSET 0x0024 328*4882a593Smuzhiyun #define DRA7XX_RM_IVA_SL2_CONTEXT_OFFSET 0x002c 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun /* PRM.CAM_PRM register offsets */ 331*4882a593Smuzhiyun #define DRA7XX_PM_CAM_PWRSTCTRL_OFFSET 0x0000 332*4882a593Smuzhiyun #define DRA7XX_PM_CAM_PWRSTST_OFFSET 0x0004 333*4882a593Smuzhiyun #define DRA7XX_PM_CAM_VIP1_WKDEP_OFFSET 0x0020 334*4882a593Smuzhiyun #define DRA7XX_RM_CAM_VIP1_CONTEXT_OFFSET 0x0024 335*4882a593Smuzhiyun #define DRA7XX_PM_CAM_VIP2_WKDEP_OFFSET 0x0028 336*4882a593Smuzhiyun #define DRA7XX_RM_CAM_VIP2_CONTEXT_OFFSET 0x002c 337*4882a593Smuzhiyun #define DRA7XX_PM_CAM_VIP3_WKDEP_OFFSET 0x0030 338*4882a593Smuzhiyun #define DRA7XX_RM_CAM_VIP3_CONTEXT_OFFSET 0x0034 339*4882a593Smuzhiyun #define DRA7XX_RM_CAM_LVDSRX_CONTEXT_OFFSET 0x003c 340*4882a593Smuzhiyun #define DRA7XX_RM_CAM_CSI1_CONTEXT_OFFSET 0x0044 341*4882a593Smuzhiyun #define DRA7XX_RM_CAM_CSI2_CONTEXT_OFFSET 0x004c 342*4882a593Smuzhiyun 343*4882a593Smuzhiyun /* PRM.DSS_PRM register offsets */ 344*4882a593Smuzhiyun #define DRA7XX_PM_DSS_PWRSTCTRL_OFFSET 0x0000 345*4882a593Smuzhiyun #define DRA7XX_PM_DSS_PWRSTST_OFFSET 0x0004 346*4882a593Smuzhiyun #define DRA7XX_PM_DSS_DSS_WKDEP_OFFSET 0x0020 347*4882a593Smuzhiyun #define DRA7XX_RM_DSS_DSS_CONTEXT_OFFSET 0x0024 348*4882a593Smuzhiyun #define DRA7XX_PM_DSS_DSS2_WKDEP_OFFSET 0x0028 349*4882a593Smuzhiyun #define DRA7XX_RM_DSS_BB2D_CONTEXT_OFFSET 0x0034 350*4882a593Smuzhiyun #define DRA7XX_RM_DSS_SDVENC_CONTEXT_OFFSET 0x003c 351*4882a593Smuzhiyun 352*4882a593Smuzhiyun /* PRM.GPU_PRM register offsets */ 353*4882a593Smuzhiyun #define DRA7XX_PM_GPU_PWRSTCTRL_OFFSET 0x0000 354*4882a593Smuzhiyun #define DRA7XX_PM_GPU_PWRSTST_OFFSET 0x0004 355*4882a593Smuzhiyun #define DRA7XX_RM_GPU_GPU_CONTEXT_OFFSET 0x0024 356*4882a593Smuzhiyun 357*4882a593Smuzhiyun /* PRM.L3INIT_PRM register offsets */ 358*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_PWRSTCTRL_OFFSET 0x0000 359*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_PWRSTST_OFFSET 0x0004 360*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_PCIESS_RSTCTRL_OFFSET 0x0010 361*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_MMC1_WKDEP_OFFSET 0x0028 362*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_MMC1_CONTEXT_OFFSET 0x002c 363*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_MMC2_WKDEP_OFFSET 0x0030 364*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_MMC2_CONTEXT_OFFSET 0x0034 365*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_USB_OTG_SS2_WKDEP_OFFSET 0x0040 366*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_USB_OTG_SS2_CONTEXT_OFFSET 0x0044 367*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_USB_OTG_SS3_WKDEP_OFFSET 0x0048 368*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_USB_OTG_SS3_CONTEXT_OFFSET 0x004c 369*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_USB_OTG_SS4_WKDEP_OFFSET 0x0050 370*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_USB_OTG_SS4_CONTEXT_OFFSET 0x0054 371*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_MLB_SS_CONTEXT_OFFSET 0x005c 372*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_IEEE1500_2_OCP_CONTEXT_OFFSET 0x007c 373*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_SATA_WKDEP_OFFSET 0x0088 374*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_SATA_CONTEXT_OFFSET 0x008c 375*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_PCIESS1_WKDEP_OFFSET 0x00b0 376*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_PCIESS1_CONTEXT_OFFSET 0x00b4 377*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_PCIESS2_WKDEP_OFFSET 0x00b8 378*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_PCIESS2_CONTEXT_OFFSET 0x00bc 379*4882a593Smuzhiyun #define DRA7XX_RM_GMAC_GMAC_CONTEXT_OFFSET 0x00d4 380*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_OCP2SCP1_CONTEXT_OFFSET 0x00e4 381*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_OCP2SCP3_CONTEXT_OFFSET 0x00ec 382*4882a593Smuzhiyun #define DRA7XX_PM_L3INIT_USB_OTG_SS1_WKDEP_OFFSET 0x00f0 383*4882a593Smuzhiyun #define DRA7XX_RM_L3INIT_USB_OTG_SS1_CONTEXT_OFFSET 0x00f4 384*4882a593Smuzhiyun 385*4882a593Smuzhiyun /* PRM.L4PER_PRM register offsets */ 386*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_PWRSTCTRL_OFFSET 0x0000 387*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_PWRSTST_OFFSET 0x0004 388*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_L4PER2_CONTEXT_OFFSET 0x000c 389*4882a593Smuzhiyun #define DRA7XX_RM_L4PER3_L4PER3_CONTEXT_OFFSET 0x0014 390*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_PRUSS1_CONTEXT_OFFSET 0x001c 391*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_PRUSS2_CONTEXT_OFFSET 0x0024 392*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER10_WKDEP_OFFSET 0x0028 393*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_TIMER10_CONTEXT_OFFSET 0x002c 394*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER11_WKDEP_OFFSET 0x0030 395*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_TIMER11_CONTEXT_OFFSET 0x0034 396*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER2_WKDEP_OFFSET 0x0038 397*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_TIMER2_CONTEXT_OFFSET 0x003c 398*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER3_WKDEP_OFFSET 0x0040 399*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_TIMER3_CONTEXT_OFFSET 0x0044 400*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER4_WKDEP_OFFSET 0x0048 401*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_TIMER4_CONTEXT_OFFSET 0x004c 402*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER9_WKDEP_OFFSET 0x0050 403*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_TIMER9_CONTEXT_OFFSET 0x0054 404*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_ELM_CONTEXT_OFFSET 0x005c 405*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_GPIO2_WKDEP_OFFSET 0x0060 406*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_GPIO2_CONTEXT_OFFSET 0x0064 407*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_GPIO3_WKDEP_OFFSET 0x0068 408*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_GPIO3_CONTEXT_OFFSET 0x006c 409*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_GPIO4_WKDEP_OFFSET 0x0070 410*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_GPIO4_CONTEXT_OFFSET 0x0074 411*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_GPIO5_WKDEP_OFFSET 0x0078 412*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_GPIO5_CONTEXT_OFFSET 0x007c 413*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_GPIO6_WKDEP_OFFSET 0x0080 414*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_GPIO6_CONTEXT_OFFSET 0x0084 415*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_HDQ1W_CONTEXT_OFFSET 0x008c 416*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_PWMSS2_CONTEXT_OFFSET 0x0094 417*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_PWMSS3_CONTEXT_OFFSET 0x009c 418*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_I2C1_WKDEP_OFFSET 0x00a0 419*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_I2C1_CONTEXT_OFFSET 0x00a4 420*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_I2C2_WKDEP_OFFSET 0x00a8 421*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_I2C2_CONTEXT_OFFSET 0x00ac 422*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_I2C3_WKDEP_OFFSET 0x00b0 423*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_I2C3_CONTEXT_OFFSET 0x00b4 424*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_I2C4_WKDEP_OFFSET 0x00b8 425*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_I2C4_CONTEXT_OFFSET 0x00bc 426*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_L4PER1_CONTEXT_OFFSET 0x00c0 427*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_PWMSS1_CONTEXT_OFFSET 0x00c4 428*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER13_WKDEP_OFFSET 0x00c8 429*4882a593Smuzhiyun #define DRA7XX_RM_L4PER3_TIMER13_CONTEXT_OFFSET 0x00cc 430*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER14_WKDEP_OFFSET 0x00d0 431*4882a593Smuzhiyun #define DRA7XX_RM_L4PER3_TIMER14_CONTEXT_OFFSET 0x00d4 432*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER15_WKDEP_OFFSET 0x00d8 433*4882a593Smuzhiyun #define DRA7XX_RM_L4PER3_TIMER15_CONTEXT_OFFSET 0x00dc 434*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_MCSPI1_WKDEP_OFFSET 0x00f0 435*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_MCSPI1_CONTEXT_OFFSET 0x00f4 436*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_MCSPI2_WKDEP_OFFSET 0x00f8 437*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_MCSPI2_CONTEXT_OFFSET 0x00fc 438*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_MCSPI3_WKDEP_OFFSET 0x0100 439*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_MCSPI3_CONTEXT_OFFSET 0x0104 440*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_MCSPI4_WKDEP_OFFSET 0x0108 441*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_MCSPI4_CONTEXT_OFFSET 0x010c 442*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_GPIO7_WKDEP_OFFSET 0x0110 443*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_GPIO7_CONTEXT_OFFSET 0x0114 444*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_GPIO8_WKDEP_OFFSET 0x0118 445*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_GPIO8_CONTEXT_OFFSET 0x011c 446*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_MMC3_WKDEP_OFFSET 0x0120 447*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_MMC3_CONTEXT_OFFSET 0x0124 448*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_MMC4_WKDEP_OFFSET 0x0128 449*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_MMC4_CONTEXT_OFFSET 0x012c 450*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_TIMER16_WKDEP_OFFSET 0x0130 451*4882a593Smuzhiyun #define DRA7XX_RM_L4PER3_TIMER16_CONTEXT_OFFSET 0x0134 452*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_QSPI_WKDEP_OFFSET 0x0138 453*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_QSPI_CONTEXT_OFFSET 0x013c 454*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_UART1_WKDEP_OFFSET 0x0140 455*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_UART1_CONTEXT_OFFSET 0x0144 456*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_UART2_WKDEP_OFFSET 0x0148 457*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_UART2_CONTEXT_OFFSET 0x014c 458*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_UART3_WKDEP_OFFSET 0x0150 459*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_UART3_CONTEXT_OFFSET 0x0154 460*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_UART4_WKDEP_OFFSET 0x0158 461*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_UART4_CONTEXT_OFFSET 0x015c 462*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_MCASP2_WKDEP_OFFSET 0x0160 463*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_MCASP2_CONTEXT_OFFSET 0x0164 464*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_MCASP3_WKDEP_OFFSET 0x0168 465*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_MCASP3_CONTEXT_OFFSET 0x016c 466*4882a593Smuzhiyun #define DRA7XX_PM_L4PER_UART5_WKDEP_OFFSET 0x0170 467*4882a593Smuzhiyun #define DRA7XX_RM_L4PER_UART5_CONTEXT_OFFSET 0x0174 468*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_MCASP5_WKDEP_OFFSET 0x0178 469*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_MCASP5_CONTEXT_OFFSET 0x017c 470*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_MCASP6_WKDEP_OFFSET 0x0180 471*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_MCASP6_CONTEXT_OFFSET 0x0184 472*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_MCASP7_WKDEP_OFFSET 0x0188 473*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_MCASP7_CONTEXT_OFFSET 0x018c 474*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_MCASP8_WKDEP_OFFSET 0x0190 475*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_MCASP8_CONTEXT_OFFSET 0x0194 476*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_MCASP4_WKDEP_OFFSET 0x0198 477*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_MCASP4_CONTEXT_OFFSET 0x019c 478*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_AES1_CONTEXT_OFFSET 0x01a4 479*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_AES2_CONTEXT_OFFSET 0x01ac 480*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_DES3DES_CONTEXT_OFFSET 0x01b4 481*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_FPKA_CONTEXT_OFFSET 0x01bc 482*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_RNG_CONTEXT_OFFSET 0x01c4 483*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_SHA2MD51_CONTEXT_OFFSET 0x01cc 484*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_UART7_WKDEP_OFFSET 0x01d0 485*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_UART7_CONTEXT_OFFSET 0x01d4 486*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_DMA_CRYPTO_CONTEXT_OFFSET 0x01dc 487*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_UART8_WKDEP_OFFSET 0x01e0 488*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_UART8_CONTEXT_OFFSET 0x01e4 489*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_UART9_WKDEP_OFFSET 0x01e8 490*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_UART9_CONTEXT_OFFSET 0x01ec 491*4882a593Smuzhiyun #define DRA7XX_PM_L4PER2_DCAN2_WKDEP_OFFSET 0x01f0 492*4882a593Smuzhiyun #define DRA7XX_RM_L4PER2_DCAN2_CONTEXT_OFFSET 0x01f4 493*4882a593Smuzhiyun #define DRA7XX_RM_L4SEC_SHA2MD52_CONTEXT_OFFSET 0x01fc 494*4882a593Smuzhiyun 495*4882a593Smuzhiyun /* PRM.CUSTEFUSE_PRM register offsets */ 496*4882a593Smuzhiyun #define DRA7XX_PM_CUSTEFUSE_PWRSTCTRL_OFFSET 0x0000 497*4882a593Smuzhiyun #define DRA7XX_PM_CUSTEFUSE_PWRSTST_OFFSET 0x0004 498*4882a593Smuzhiyun #define DRA7XX_RM_CUSTEFUSE_EFUSE_CTRL_CUST_CONTEXT_OFFSET 0x0024 499*4882a593Smuzhiyun 500*4882a593Smuzhiyun /* PRM.WKUPAON_PRM register offsets */ 501*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_L4_WKUP_CONTEXT_OFFSET 0x0000 502*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_WD_TIMER1_WKDEP_OFFSET 0x0004 503*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_WD_TIMER1_CONTEXT_OFFSET 0x0008 504*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_WD_TIMER2_WKDEP_OFFSET 0x000c 505*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_WD_TIMER2_CONTEXT_OFFSET 0x0010 506*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_GPIO1_WKDEP_OFFSET 0x0014 507*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_GPIO1_CONTEXT_OFFSET 0x0018 508*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_TIMER1_WKDEP_OFFSET 0x001c 509*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_TIMER1_CONTEXT_OFFSET 0x0020 510*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_TIMER12_WKDEP_OFFSET 0x0024 511*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_TIMER12_CONTEXT_OFFSET 0x0028 512*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_COUNTER_32K_CONTEXT_OFFSET 0x0030 513*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_SAR_RAM_CONTEXT_OFFSET 0x0040 514*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_KBD_WKDEP_OFFSET 0x0054 515*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_KBD_CONTEXT_OFFSET 0x0058 516*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_UART10_WKDEP_OFFSET 0x005c 517*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_UART10_CONTEXT_OFFSET 0x0060 518*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_DCAN1_WKDEP_OFFSET 0x0064 519*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_DCAN1_CONTEXT_OFFSET 0x0068 520*4882a593Smuzhiyun #define DRA7XX_PM_WKUPAON_ADC_WKDEP_OFFSET 0x007c 521*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_ADC_CONTEXT_OFFSET 0x0080 522*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_SPARE_SAFETY1_CONTEXT_OFFSET 0x0090 523*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_SPARE_SAFETY2_CONTEXT_OFFSET 0x0098 524*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_SPARE_SAFETY3_CONTEXT_OFFSET 0x00a0 525*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_SPARE_SAFETY4_CONTEXT_OFFSET 0x00a8 526*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_SPARE_UNKNOWN2_CONTEXT_OFFSET 0x00b0 527*4882a593Smuzhiyun #define DRA7XX_RM_WKUPAON_SPARE_UNKNOWN3_CONTEXT_OFFSET 0x00b8 528*4882a593Smuzhiyun 529*4882a593Smuzhiyun /* PRM.WKUPAON_CM register offsets */ 530*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_CLKSTCTRL_OFFSET 0x0000 531*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET 0x0020 532*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_L4_WKUP_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0020) 533*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_WD_TIMER1_CLKCTRL_OFFSET 0x0028 534*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_WD_TIMER1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0028) 535*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_WD_TIMER2_CLKCTRL_OFFSET 0x0030 536*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_WD_TIMER2_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0030) 537*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_GPIO1_CLKCTRL_OFFSET 0x0038 538*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_GPIO1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0038) 539*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_TIMER1_CLKCTRL_OFFSET 0x0040 540*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_TIMER1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0040) 541*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_TIMER12_CLKCTRL_OFFSET 0x0048 542*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_TIMER12_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0048) 543*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_COUNTER_32K_CLKCTRL_OFFSET 0x0050 544*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_COUNTER_32K_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0050) 545*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SAR_RAM_CLKCTRL_OFFSET 0x0060 546*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SAR_RAM_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0060) 547*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_KBD_CLKCTRL_OFFSET 0x0078 548*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_KBD_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0078) 549*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_UART10_CLKCTRL_OFFSET 0x0080 550*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_UART10_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0080) 551*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_DCAN1_CLKCTRL_OFFSET 0x0088 552*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_DCAN1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0088) 553*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SCRM_CLKCTRL_OFFSET 0x0090 554*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SCRM_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0090) 555*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_IO_SRCOMP_CLKCTRL_OFFSET 0x0098 556*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_IO_SRCOMP_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x0098) 557*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_ADC_CLKCTRL_OFFSET 0x00a0 558*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_ADC_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00a0) 559*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY1_CLKCTRL_OFFSET 0x00b0 560*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY1_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00b0) 561*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY2_CLKCTRL_OFFSET 0x00b8 562*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY2_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00b8) 563*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY3_CLKCTRL_OFFSET 0x00c0 564*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY3_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00c0) 565*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY4_CLKCTRL_OFFSET 0x00c8 566*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_SAFETY4_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00c8) 567*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN2_CLKCTRL_OFFSET 0x00d0 568*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN2_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00d0) 569*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN3_CLKCTRL_OFFSET 0x00d8 570*4882a593Smuzhiyun #define DRA7XX_CM_WKUPAON_SPARE_UNKNOWN3_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_WKUPAON_CM_INST, 0x00d8) 571*4882a593Smuzhiyun 572*4882a593Smuzhiyun /* PRM.EMU_PRM register offsets */ 573*4882a593Smuzhiyun #define DRA7XX_PM_EMU_PWRSTCTRL_OFFSET 0x0000 574*4882a593Smuzhiyun #define DRA7XX_PM_EMU_PWRSTST_OFFSET 0x0004 575*4882a593Smuzhiyun #define DRA7XX_RM_EMU_DEBUGSS_CONTEXT_OFFSET 0x0024 576*4882a593Smuzhiyun 577*4882a593Smuzhiyun /* PRM.EMU_CM register offsets */ 578*4882a593Smuzhiyun #define DRA7XX_CM_EMU_CLKSTCTRL_OFFSET 0x0000 579*4882a593Smuzhiyun #define DRA7XX_CM_EMU_DEBUGSS_CLKCTRL_OFFSET 0x0004 580*4882a593Smuzhiyun #define DRA7XX_CM_EMU_DEBUGSS_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_EMU_CM_INST, 0x0004) 581*4882a593Smuzhiyun #define DRA7XX_CM_EMU_DYNAMICDEP_OFFSET 0x0008 582*4882a593Smuzhiyun #define DRA7XX_CM_EMU_MPU_EMU_DBG_CLKCTRL_OFFSET 0x000c 583*4882a593Smuzhiyun #define DRA7XX_CM_EMU_MPU_EMU_DBG_CLKCTRL DRA7XX_PRM_REGADDR(DRA7XX_PRM_EMU_CM_INST, 0x000c) 584*4882a593Smuzhiyun 585*4882a593Smuzhiyun /* PRM.DSP2_PRM register offsets */ 586*4882a593Smuzhiyun #define DRA7XX_PM_DSP2_PWRSTCTRL_OFFSET 0x0000 587*4882a593Smuzhiyun #define DRA7XX_PM_DSP2_PWRSTST_OFFSET 0x0004 588*4882a593Smuzhiyun #define DRA7XX_RM_DSP2_RSTCTRL_OFFSET 0x0010 589*4882a593Smuzhiyun #define DRA7XX_RM_DSP2_RSTST_OFFSET 0x0014 590*4882a593Smuzhiyun #define DRA7XX_RM_DSP2_DSP2_CONTEXT_OFFSET 0x0024 591*4882a593Smuzhiyun 592*4882a593Smuzhiyun /* PRM.EVE1_PRM register offsets */ 593*4882a593Smuzhiyun #define DRA7XX_PM_EVE1_PWRSTCTRL_OFFSET 0x0000 594*4882a593Smuzhiyun #define DRA7XX_PM_EVE1_PWRSTST_OFFSET 0x0004 595*4882a593Smuzhiyun #define DRA7XX_RM_EVE1_RSTCTRL_OFFSET 0x0010 596*4882a593Smuzhiyun #define DRA7XX_RM_EVE1_RSTST_OFFSET 0x0014 597*4882a593Smuzhiyun #define DRA7XX_PM_EVE1_EVE1_WKDEP_OFFSET 0x0020 598*4882a593Smuzhiyun #define DRA7XX_RM_EVE1_EVE1_CONTEXT_OFFSET 0x0024 599*4882a593Smuzhiyun 600*4882a593Smuzhiyun /* PRM.EVE2_PRM register offsets */ 601*4882a593Smuzhiyun #define DRA7XX_PM_EVE2_PWRSTCTRL_OFFSET 0x0000 602*4882a593Smuzhiyun #define DRA7XX_PM_EVE2_PWRSTST_OFFSET 0x0004 603*4882a593Smuzhiyun #define DRA7XX_RM_EVE2_RSTCTRL_OFFSET 0x0010 604*4882a593Smuzhiyun #define DRA7XX_RM_EVE2_RSTST_OFFSET 0x0014 605*4882a593Smuzhiyun #define DRA7XX_PM_EVE2_EVE2_WKDEP_OFFSET 0x0020 606*4882a593Smuzhiyun #define DRA7XX_RM_EVE2_EVE2_CONTEXT_OFFSET 0x0024 607*4882a593Smuzhiyun 608*4882a593Smuzhiyun /* PRM.EVE3_PRM register offsets */ 609*4882a593Smuzhiyun #define DRA7XX_PM_EVE3_PWRSTCTRL_OFFSET 0x0000 610*4882a593Smuzhiyun #define DRA7XX_PM_EVE3_PWRSTST_OFFSET 0x0004 611*4882a593Smuzhiyun #define DRA7XX_RM_EVE3_RSTCTRL_OFFSET 0x0010 612*4882a593Smuzhiyun #define DRA7XX_RM_EVE3_RSTST_OFFSET 0x0014 613*4882a593Smuzhiyun #define DRA7XX_PM_EVE3_EVE3_WKDEP_OFFSET 0x0020 614*4882a593Smuzhiyun #define DRA7XX_RM_EVE3_EVE3_CONTEXT_OFFSET 0x0024 615*4882a593Smuzhiyun 616*4882a593Smuzhiyun /* PRM.EVE4_PRM register offsets */ 617*4882a593Smuzhiyun #define DRA7XX_PM_EVE4_PWRSTCTRL_OFFSET 0x0000 618*4882a593Smuzhiyun #define DRA7XX_PM_EVE4_PWRSTST_OFFSET 0x0004 619*4882a593Smuzhiyun #define DRA7XX_RM_EVE4_RSTCTRL_OFFSET 0x0010 620*4882a593Smuzhiyun #define DRA7XX_RM_EVE4_RSTST_OFFSET 0x0014 621*4882a593Smuzhiyun #define DRA7XX_PM_EVE4_EVE4_WKDEP_OFFSET 0x0020 622*4882a593Smuzhiyun #define DRA7XX_RM_EVE4_EVE4_CONTEXT_OFFSET 0x0024 623*4882a593Smuzhiyun 624*4882a593Smuzhiyun /* PRM.RTC_PRM register offsets */ 625*4882a593Smuzhiyun #define DRA7XX_PM_RTC_RTCSS_WKDEP_OFFSET 0x0000 626*4882a593Smuzhiyun #define DRA7XX_RM_RTC_RTCSS_CONTEXT_OFFSET 0x0004 627*4882a593Smuzhiyun 628*4882a593Smuzhiyun /* PRM.VPE_PRM register offsets */ 629*4882a593Smuzhiyun #define DRA7XX_PM_VPE_PWRSTCTRL_OFFSET 0x0000 630*4882a593Smuzhiyun #define DRA7XX_PM_VPE_PWRSTST_OFFSET 0x0004 631*4882a593Smuzhiyun #define DRA7XX_PM_VPE_VPE_WKDEP_OFFSET 0x0020 632*4882a593Smuzhiyun #define DRA7XX_RM_VPE_VPE_CONTEXT_OFFSET 0x0024 633*4882a593Smuzhiyun 634*4882a593Smuzhiyun /* PRM.DEVICE_PRM register offsets */ 635*4882a593Smuzhiyun #define DRA7XX_PRM_RSTCTRL_OFFSET 0x0000 636*4882a593Smuzhiyun #define DRA7XX_PRM_RSTST_OFFSET 0x0004 637*4882a593Smuzhiyun #define DRA7XX_PRM_RSTTIME_OFFSET 0x0008 638*4882a593Smuzhiyun #define DRA7XX_PRM_CLKREQCTRL_OFFSET 0x000c 639*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTCTRL_OFFSET 0x0010 640*4882a593Smuzhiyun #define DRA7XX_PRM_PWRREQCTRL_OFFSET 0x0014 641*4882a593Smuzhiyun #define DRA7XX_PRM_PSCON_COUNT_OFFSET 0x0018 642*4882a593Smuzhiyun #define DRA7XX_PRM_IO_COUNT_OFFSET 0x001c 643*4882a593Smuzhiyun #define DRA7XX_PRM_IO_PMCTRL_OFFSET 0x0020 644*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTSETUP_WARMRESET_OFFSET 0x0024 645*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTSETUP_CORE_OFF_OFFSET 0x0028 646*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTSETUP_MPU_OFF_OFFSET 0x002c 647*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTSETUP_MM_OFF_OFFSET 0x0030 648*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTSETUP_CORE_RET_SLEEP_OFFSET 0x0034 649*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTSETUP_MPU_RET_SLEEP_OFFSET 0x0038 650*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTSETUP_MM_RET_SLEEP_OFFSET 0x003c 651*4882a593Smuzhiyun #define DRA7XX_PRM_SRAM_COUNT_OFFSET 0x00bc 652*4882a593Smuzhiyun #define DRA7XX_PRM_SRAM_WKUP_SETUP_OFFSET 0x00c0 653*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_CORE_SETUP_OFFSET 0x00c4 654*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_CORE_CTRL_OFFSET 0x00c8 655*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_MPU_SETUP_OFFSET 0x00cc 656*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_MPU_CTRL_OFFSET 0x00d0 657*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_GPU_SETUP_OFFSET 0x00d4 658*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_GPU_CTRL_OFFSET 0x00d8 659*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_MPU_SETUP_OFFSET 0x00dc 660*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_MPU_CTRL_OFFSET 0x00e0 661*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_GPU_SETUP_OFFSET 0x00e4 662*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_GPU_CTRL_OFFSET 0x00e8 663*4882a593Smuzhiyun #define DRA7XX_PRM_BANDGAP_SETUP_OFFSET 0x00ec 664*4882a593Smuzhiyun #define DRA7XX_PRM_DEVICE_OFF_CTRL_OFFSET 0x00f0 665*4882a593Smuzhiyun #define DRA7XX_PRM_PHASE1_CNDP_OFFSET 0x00f4 666*4882a593Smuzhiyun #define DRA7XX_PRM_PHASE2A_CNDP_OFFSET 0x00f8 667*4882a593Smuzhiyun #define DRA7XX_PRM_PHASE2B_CNDP_OFFSET 0x00fc 668*4882a593Smuzhiyun #define DRA7XX_PRM_MODEM_IF_CTRL_OFFSET 0x0100 669*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTST_MPU_OFFSET 0x0110 670*4882a593Smuzhiyun #define DRA7XX_PRM_VOLTST_MM_OFFSET 0x0114 671*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_DSPEVE_SETUP_OFFSET 0x0118 672*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_IVA_SETUP_OFFSET 0x011c 673*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_DSPEVE_CTRL_OFFSET 0x0120 674*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_IVA_CTRL_OFFSET 0x0124 675*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_DSPEVE_CTRL_OFFSET 0x0128 676*4882a593Smuzhiyun #define DRA7XX_PRM_SLDO_IVA_CTRL_OFFSET 0x012c 677*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_DSPEVE_SETUP_OFFSET 0x0130 678*4882a593Smuzhiyun #define DRA7XX_PRM_ABBLDO_IVA_SETUP_OFFSET 0x0134 679*4882a593Smuzhiyun 680*4882a593Smuzhiyun #endif 681