xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/prm44xx.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OMAP4 PRM module functions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2011-2012 Texas Instruments, Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2010 Nokia Corporation
7*4882a593Smuzhiyun  * Benoît Cousson
8*4882a593Smuzhiyun  * Paul Walmsley
9*4882a593Smuzhiyun  * Rajendra Nayak <rnayak@ti.com>
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <linux/cpu_pm.h>
13*4882a593Smuzhiyun #include <linux/kernel.h>
14*4882a593Smuzhiyun #include <linux/delay.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <linux/err.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun #include <linux/of_irq.h>
19*4882a593Smuzhiyun #include <linux/of.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun #include "soc.h"
22*4882a593Smuzhiyun #include "iomap.h"
23*4882a593Smuzhiyun #include "common.h"
24*4882a593Smuzhiyun #include "vp.h"
25*4882a593Smuzhiyun #include "prm44xx.h"
26*4882a593Smuzhiyun #include "prcm43xx.h"
27*4882a593Smuzhiyun #include "prm-regbits-44xx.h"
28*4882a593Smuzhiyun #include "prcm44xx.h"
29*4882a593Smuzhiyun #include "prminst44xx.h"
30*4882a593Smuzhiyun #include "powerdomain.h"
31*4882a593Smuzhiyun #include "pm.h"
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* Static data */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun static void omap44xx_prm_read_pending_irqs(unsigned long *events);
36*4882a593Smuzhiyun static void omap44xx_prm_ocp_barrier(void);
37*4882a593Smuzhiyun static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask);
38*4882a593Smuzhiyun static void omap44xx_prm_restore_irqen(u32 *saved_mask);
39*4882a593Smuzhiyun static void omap44xx_prm_reconfigure_io_chain(void);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun static const struct omap_prcm_irq omap4_prcm_irqs[] = {
42*4882a593Smuzhiyun 	OMAP_PRCM_IRQ("io",     9,      1),
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun static struct omap_prcm_irq_setup omap4_prcm_irq_setup = {
46*4882a593Smuzhiyun 	.ack			= OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
47*4882a593Smuzhiyun 	.mask			= OMAP4_PRM_IRQENABLE_MPU_OFFSET,
48*4882a593Smuzhiyun 	.pm_ctrl		= OMAP4_PRM_IO_PMCTRL_OFFSET,
49*4882a593Smuzhiyun 	.nr_regs		= 2,
50*4882a593Smuzhiyun 	.irqs			= omap4_prcm_irqs,
51*4882a593Smuzhiyun 	.nr_irqs		= ARRAY_SIZE(omap4_prcm_irqs),
52*4882a593Smuzhiyun 	.read_pending_irqs	= &omap44xx_prm_read_pending_irqs,
53*4882a593Smuzhiyun 	.ocp_barrier		= &omap44xx_prm_ocp_barrier,
54*4882a593Smuzhiyun 	.save_and_clear_irqen	= &omap44xx_prm_save_and_clear_irqen,
55*4882a593Smuzhiyun 	.restore_irqen		= &omap44xx_prm_restore_irqen,
56*4882a593Smuzhiyun 	.reconfigure_io_chain	= &omap44xx_prm_reconfigure_io_chain,
57*4882a593Smuzhiyun };
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun struct omap_prm_irq_context {
60*4882a593Smuzhiyun 	unsigned long irq_enable;
61*4882a593Smuzhiyun 	unsigned long pm_ctrl;
62*4882a593Smuzhiyun };
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun static struct omap_prm_irq_context omap_prm_context;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun /*
67*4882a593Smuzhiyun  * omap44xx_prm_reset_src_map - map from bits in the PRM_RSTST
68*4882a593Smuzhiyun  *   hardware register (which are specific to OMAP44xx SoCs) to reset
69*4882a593Smuzhiyun  *   source ID bit shifts (which is an OMAP SoC-independent
70*4882a593Smuzhiyun  *   enumeration)
71*4882a593Smuzhiyun  */
72*4882a593Smuzhiyun static struct prm_reset_src_map omap44xx_prm_reset_src_map[] = {
73*4882a593Smuzhiyun 	{ OMAP4430_GLOBAL_WARM_SW_RST_SHIFT,
74*4882a593Smuzhiyun 	  OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
75*4882a593Smuzhiyun 	{ OMAP4430_GLOBAL_COLD_RST_SHIFT,
76*4882a593Smuzhiyun 	  OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
77*4882a593Smuzhiyun 	{ OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT,
78*4882a593Smuzhiyun 	  OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
79*4882a593Smuzhiyun 	{ OMAP4430_MPU_WDT_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
80*4882a593Smuzhiyun 	{ OMAP4430_SECURE_WDT_RST_SHIFT, OMAP_SECU_WD_RST_SRC_ID_SHIFT },
81*4882a593Smuzhiyun 	{ OMAP4430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
82*4882a593Smuzhiyun 	{ OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT,
83*4882a593Smuzhiyun 	  OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
84*4882a593Smuzhiyun 	{ OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT,
85*4882a593Smuzhiyun 	  OMAP_VDD_IVA_VM_RST_SRC_ID_SHIFT },
86*4882a593Smuzhiyun 	{ OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT,
87*4882a593Smuzhiyun 	  OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
88*4882a593Smuzhiyun 	{ OMAP4430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
89*4882a593Smuzhiyun 	{ OMAP4430_C2C_RST_SHIFT, OMAP_C2C_RST_SRC_ID_SHIFT },
90*4882a593Smuzhiyun 	{ -1, -1 },
91*4882a593Smuzhiyun };
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* PRM low-level functions */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun /* Read a register in a CM/PRM instance in the PRM module */
omap4_prm_read_inst_reg(s16 inst,u16 reg)96*4882a593Smuzhiyun static u32 omap4_prm_read_inst_reg(s16 inst, u16 reg)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	return readl_relaxed(prm_base.va + inst + reg);
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun /* Write into a register in a CM/PRM instance in the PRM module */
omap4_prm_write_inst_reg(u32 val,s16 inst,u16 reg)102*4882a593Smuzhiyun static void omap4_prm_write_inst_reg(u32 val, s16 inst, u16 reg)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	writel_relaxed(val, prm_base.va + inst + reg);
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun /* Read-modify-write a register in a PRM module. Caller must lock */
omap4_prm_rmw_inst_reg_bits(u32 mask,u32 bits,s16 inst,s16 reg)108*4882a593Smuzhiyun static u32 omap4_prm_rmw_inst_reg_bits(u32 mask, u32 bits, s16 inst, s16 reg)
109*4882a593Smuzhiyun {
110*4882a593Smuzhiyun 	u32 v;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	v = omap4_prm_read_inst_reg(inst, reg);
113*4882a593Smuzhiyun 	v &= ~mask;
114*4882a593Smuzhiyun 	v |= bits;
115*4882a593Smuzhiyun 	omap4_prm_write_inst_reg(v, inst, reg);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	return v;
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun /* PRM VP */
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /*
123*4882a593Smuzhiyun  * struct omap4_vp - OMAP4 VP register access description.
124*4882a593Smuzhiyun  * @irqstatus_mpu: offset to IRQSTATUS_MPU register for VP
125*4882a593Smuzhiyun  * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
126*4882a593Smuzhiyun  */
127*4882a593Smuzhiyun struct omap4_vp {
128*4882a593Smuzhiyun 	u32 irqstatus_mpu;
129*4882a593Smuzhiyun 	u32 tranxdone_status;
130*4882a593Smuzhiyun };
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun static struct omap4_vp omap4_vp[] = {
133*4882a593Smuzhiyun 	[OMAP4_VP_VDD_MPU_ID] = {
134*4882a593Smuzhiyun 		.irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_2_OFFSET,
135*4882a593Smuzhiyun 		.tranxdone_status = OMAP4430_VP_MPU_TRANXDONE_ST_MASK,
136*4882a593Smuzhiyun 	},
137*4882a593Smuzhiyun 	[OMAP4_VP_VDD_IVA_ID] = {
138*4882a593Smuzhiyun 		.irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
139*4882a593Smuzhiyun 		.tranxdone_status = OMAP4430_VP_IVA_TRANXDONE_ST_MASK,
140*4882a593Smuzhiyun 	},
141*4882a593Smuzhiyun 	[OMAP4_VP_VDD_CORE_ID] = {
142*4882a593Smuzhiyun 		.irqstatus_mpu = OMAP4_PRM_IRQSTATUS_MPU_OFFSET,
143*4882a593Smuzhiyun 		.tranxdone_status = OMAP4430_VP_CORE_TRANXDONE_ST_MASK,
144*4882a593Smuzhiyun 	},
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
omap4_prm_vp_check_txdone(u8 vp_id)147*4882a593Smuzhiyun static u32 omap4_prm_vp_check_txdone(u8 vp_id)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct omap4_vp *vp = &omap4_vp[vp_id];
150*4882a593Smuzhiyun 	u32 irqstatus;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	irqstatus = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
153*4882a593Smuzhiyun 						OMAP4430_PRM_OCP_SOCKET_INST,
154*4882a593Smuzhiyun 						vp->irqstatus_mpu);
155*4882a593Smuzhiyun 	return irqstatus & vp->tranxdone_status;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
omap4_prm_vp_clear_txdone(u8 vp_id)158*4882a593Smuzhiyun static void omap4_prm_vp_clear_txdone(u8 vp_id)
159*4882a593Smuzhiyun {
160*4882a593Smuzhiyun 	struct omap4_vp *vp = &omap4_vp[vp_id];
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	omap4_prminst_write_inst_reg(vp->tranxdone_status,
163*4882a593Smuzhiyun 				     OMAP4430_PRM_PARTITION,
164*4882a593Smuzhiyun 				     OMAP4430_PRM_OCP_SOCKET_INST,
165*4882a593Smuzhiyun 				     vp->irqstatus_mpu);
166*4882a593Smuzhiyun };
167*4882a593Smuzhiyun 
omap4_prm_vcvp_read(u8 offset)168*4882a593Smuzhiyun u32 omap4_prm_vcvp_read(u8 offset)
169*4882a593Smuzhiyun {
170*4882a593Smuzhiyun 	s32 inst = omap4_prmst_get_prm_dev_inst();
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	if (inst == PRM_INSTANCE_UNKNOWN)
173*4882a593Smuzhiyun 		return 0;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	return omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
176*4882a593Smuzhiyun 					   inst, offset);
177*4882a593Smuzhiyun }
178*4882a593Smuzhiyun 
omap4_prm_vcvp_write(u32 val,u8 offset)179*4882a593Smuzhiyun void omap4_prm_vcvp_write(u32 val, u8 offset)
180*4882a593Smuzhiyun {
181*4882a593Smuzhiyun 	s32 inst = omap4_prmst_get_prm_dev_inst();
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	if (inst == PRM_INSTANCE_UNKNOWN)
184*4882a593Smuzhiyun 		return;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	omap4_prminst_write_inst_reg(val, OMAP4430_PRM_PARTITION,
187*4882a593Smuzhiyun 				     inst, offset);
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
omap4_prm_vcvp_rmw(u32 mask,u32 bits,u8 offset)190*4882a593Smuzhiyun u32 omap4_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
191*4882a593Smuzhiyun {
192*4882a593Smuzhiyun 	s32 inst = omap4_prmst_get_prm_dev_inst();
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	if (inst == PRM_INSTANCE_UNKNOWN)
195*4882a593Smuzhiyun 		return 0;
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	return omap4_prminst_rmw_inst_reg_bits(mask, bits,
198*4882a593Smuzhiyun 					       OMAP4430_PRM_PARTITION,
199*4882a593Smuzhiyun 					       inst,
200*4882a593Smuzhiyun 					       offset);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
_read_pending_irq_reg(u16 irqen_offs,u16 irqst_offs)203*4882a593Smuzhiyun static inline u32 _read_pending_irq_reg(u16 irqen_offs, u16 irqst_offs)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	u32 mask, st;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	/* XXX read mask from RAM? */
208*4882a593Smuzhiyun 	mask = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
209*4882a593Smuzhiyun 				       irqen_offs);
210*4882a593Smuzhiyun 	st = omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST, irqst_offs);
211*4882a593Smuzhiyun 
212*4882a593Smuzhiyun 	return mask & st;
213*4882a593Smuzhiyun }
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun /**
216*4882a593Smuzhiyun  * omap44xx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
217*4882a593Smuzhiyun  * @events: ptr to two consecutive u32s, preallocated by caller
218*4882a593Smuzhiyun  *
219*4882a593Smuzhiyun  * Read PRM_IRQSTATUS_MPU* bits, AND'ed with the currently-enabled PRM
220*4882a593Smuzhiyun  * MPU IRQs, and store the result into the two u32s pointed to by @events.
221*4882a593Smuzhiyun  * No return value.
222*4882a593Smuzhiyun  */
omap44xx_prm_read_pending_irqs(unsigned long * events)223*4882a593Smuzhiyun static void omap44xx_prm_read_pending_irqs(unsigned long *events)
224*4882a593Smuzhiyun {
225*4882a593Smuzhiyun 	int i;
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
228*4882a593Smuzhiyun 		events[i] = _read_pending_irq_reg(omap4_prcm_irq_setup.mask +
229*4882a593Smuzhiyun 				i * 4, omap4_prcm_irq_setup.ack + i * 4);
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /**
233*4882a593Smuzhiyun  * omap44xx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
234*4882a593Smuzhiyun  *
235*4882a593Smuzhiyun  * Force any buffered writes to the PRM IP block to complete.  Needed
236*4882a593Smuzhiyun  * by the PRM IRQ handler, which reads and writes directly to the IP
237*4882a593Smuzhiyun  * block, to avoid race conditions after acknowledging or clearing IRQ
238*4882a593Smuzhiyun  * bits.  No return value.
239*4882a593Smuzhiyun  */
omap44xx_prm_ocp_barrier(void)240*4882a593Smuzhiyun static void omap44xx_prm_ocp_barrier(void)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun 	omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
243*4882a593Smuzhiyun 				OMAP4_REVISION_PRM_OFFSET);
244*4882a593Smuzhiyun }
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun /**
247*4882a593Smuzhiyun  * omap44xx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU* regs
248*4882a593Smuzhiyun  * @saved_mask: ptr to a u32 array to save IRQENABLE bits
249*4882a593Smuzhiyun  *
250*4882a593Smuzhiyun  * Save the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers to
251*4882a593Smuzhiyun  * @saved_mask.  @saved_mask must be allocated by the caller.
252*4882a593Smuzhiyun  * Intended to be used in the PRM interrupt handler suspend callback.
253*4882a593Smuzhiyun  * The OCP barrier is needed to ensure the write to disable PRM
254*4882a593Smuzhiyun  * interrupts reaches the PRM before returning; otherwise, spurious
255*4882a593Smuzhiyun  * interrupts might occur.  No return value.
256*4882a593Smuzhiyun  */
omap44xx_prm_save_and_clear_irqen(u32 * saved_mask)257*4882a593Smuzhiyun static void omap44xx_prm_save_and_clear_irqen(u32 *saved_mask)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	int i;
260*4882a593Smuzhiyun 	u16 reg;
261*4882a593Smuzhiyun 
262*4882a593Smuzhiyun 	for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++) {
263*4882a593Smuzhiyun 		reg = omap4_prcm_irq_setup.mask + i * 4;
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 		saved_mask[i] =
266*4882a593Smuzhiyun 			omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
267*4882a593Smuzhiyun 						reg);
268*4882a593Smuzhiyun 		omap4_prm_write_inst_reg(0, OMAP4430_PRM_OCP_SOCKET_INST, reg);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* OCP barrier */
272*4882a593Smuzhiyun 	omap4_prm_read_inst_reg(OMAP4430_PRM_OCP_SOCKET_INST,
273*4882a593Smuzhiyun 				OMAP4_REVISION_PRM_OFFSET);
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun /**
277*4882a593Smuzhiyun  * omap44xx_prm_restore_irqen - set PRM_IRQENABLE_MPU* registers from args
278*4882a593Smuzhiyun  * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
279*4882a593Smuzhiyun  *
280*4882a593Smuzhiyun  * Restore the PRM_IRQENABLE_MPU and PRM_IRQENABLE_MPU_2 registers from
281*4882a593Smuzhiyun  * @saved_mask.  Intended to be used in the PRM interrupt handler resume
282*4882a593Smuzhiyun  * callback to restore values saved by omap44xx_prm_save_and_clear_irqen().
283*4882a593Smuzhiyun  * No OCP barrier should be needed here; any pending PRM interrupts will fire
284*4882a593Smuzhiyun  * once the writes reach the PRM.  No return value.
285*4882a593Smuzhiyun  */
omap44xx_prm_restore_irqen(u32 * saved_mask)286*4882a593Smuzhiyun static void omap44xx_prm_restore_irqen(u32 *saved_mask)
287*4882a593Smuzhiyun {
288*4882a593Smuzhiyun 	int i;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	for (i = 0; i < omap4_prcm_irq_setup.nr_regs; i++)
291*4882a593Smuzhiyun 		omap4_prm_write_inst_reg(saved_mask[i],
292*4882a593Smuzhiyun 					 OMAP4430_PRM_OCP_SOCKET_INST,
293*4882a593Smuzhiyun 					 omap4_prcm_irq_setup.mask + i * 4);
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun /**
297*4882a593Smuzhiyun  * omap44xx_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
298*4882a593Smuzhiyun  *
299*4882a593Smuzhiyun  * Clear any previously-latched I/O wakeup events and ensure that the
300*4882a593Smuzhiyun  * I/O wakeup gates are aligned with the current mux settings.  Works
301*4882a593Smuzhiyun  * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
302*4882a593Smuzhiyun  * deasserting WUCLKIN and waiting for WUCLKOUT to be deasserted.
303*4882a593Smuzhiyun  * No return value. XXX Are the final two steps necessary?
304*4882a593Smuzhiyun  */
omap44xx_prm_reconfigure_io_chain(void)305*4882a593Smuzhiyun static void omap44xx_prm_reconfigure_io_chain(void)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	int i = 0;
308*4882a593Smuzhiyun 	s32 inst = omap4_prmst_get_prm_dev_inst();
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	if (inst == PRM_INSTANCE_UNKNOWN)
311*4882a593Smuzhiyun 		return;
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun 	/* Trigger WUCLKIN enable */
314*4882a593Smuzhiyun 	omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK,
315*4882a593Smuzhiyun 				    OMAP4430_WUCLK_CTRL_MASK,
316*4882a593Smuzhiyun 				    inst,
317*4882a593Smuzhiyun 				    omap4_prcm_irq_setup.pm_ctrl);
318*4882a593Smuzhiyun 	omap_test_timeout(
319*4882a593Smuzhiyun 		(((omap4_prm_read_inst_reg(inst,
320*4882a593Smuzhiyun 					   omap4_prcm_irq_setup.pm_ctrl) &
321*4882a593Smuzhiyun 		   OMAP4430_WUCLK_STATUS_MASK) >>
322*4882a593Smuzhiyun 		  OMAP4430_WUCLK_STATUS_SHIFT) == 1),
323*4882a593Smuzhiyun 		MAX_IOPAD_LATCH_TIME, i);
324*4882a593Smuzhiyun 	if (i == MAX_IOPAD_LATCH_TIME)
325*4882a593Smuzhiyun 		pr_warn("PRM: I/O chain clock line assertion timed out\n");
326*4882a593Smuzhiyun 
327*4882a593Smuzhiyun 	/* Trigger WUCLKIN disable */
328*4882a593Smuzhiyun 	omap4_prm_rmw_inst_reg_bits(OMAP4430_WUCLK_CTRL_MASK, 0x0,
329*4882a593Smuzhiyun 				    inst,
330*4882a593Smuzhiyun 				    omap4_prcm_irq_setup.pm_ctrl);
331*4882a593Smuzhiyun 	omap_test_timeout(
332*4882a593Smuzhiyun 		(((omap4_prm_read_inst_reg(inst,
333*4882a593Smuzhiyun 					   omap4_prcm_irq_setup.pm_ctrl) &
334*4882a593Smuzhiyun 		   OMAP4430_WUCLK_STATUS_MASK) >>
335*4882a593Smuzhiyun 		  OMAP4430_WUCLK_STATUS_SHIFT) == 0),
336*4882a593Smuzhiyun 		MAX_IOPAD_LATCH_TIME, i);
337*4882a593Smuzhiyun 	if (i == MAX_IOPAD_LATCH_TIME)
338*4882a593Smuzhiyun 		pr_warn("PRM: I/O chain clock line deassertion timed out\n");
339*4882a593Smuzhiyun 
340*4882a593Smuzhiyun 	return;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun /**
344*4882a593Smuzhiyun  * omap44xx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
345*4882a593Smuzhiyun  *
346*4882a593Smuzhiyun  * Activates the I/O wakeup event latches and allows events logged by
347*4882a593Smuzhiyun  * those latches to signal a wakeup event to the PRCM.  For I/O wakeups
348*4882a593Smuzhiyun  * to occur, WAKEUPENABLE bits must be set in the pad mux registers, and
349*4882a593Smuzhiyun  * omap44xx_prm_reconfigure_io_chain() must be called.  No return value.
350*4882a593Smuzhiyun  */
omap44xx_prm_enable_io_wakeup(void)351*4882a593Smuzhiyun static void omap44xx_prm_enable_io_wakeup(void)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun 	s32 inst = omap4_prmst_get_prm_dev_inst();
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 	if (inst == PRM_INSTANCE_UNKNOWN)
356*4882a593Smuzhiyun 		return;
357*4882a593Smuzhiyun 
358*4882a593Smuzhiyun 	omap4_prm_rmw_inst_reg_bits(OMAP4430_GLOBAL_WUEN_MASK,
359*4882a593Smuzhiyun 				    OMAP4430_GLOBAL_WUEN_MASK,
360*4882a593Smuzhiyun 				    inst,
361*4882a593Smuzhiyun 				    omap4_prcm_irq_setup.pm_ctrl);
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /**
365*4882a593Smuzhiyun  * omap44xx_prm_read_reset_sources - return the last SoC reset source
366*4882a593Smuzhiyun  *
367*4882a593Smuzhiyun  * Return a u32 representing the last reset sources of the SoC.  The
368*4882a593Smuzhiyun  * returned reset source bits are standardized across OMAP SoCs.
369*4882a593Smuzhiyun  */
omap44xx_prm_read_reset_sources(void)370*4882a593Smuzhiyun static u32 omap44xx_prm_read_reset_sources(void)
371*4882a593Smuzhiyun {
372*4882a593Smuzhiyun 	struct prm_reset_src_map *p;
373*4882a593Smuzhiyun 	u32 r = 0;
374*4882a593Smuzhiyun 	u32 v;
375*4882a593Smuzhiyun 	s32 inst = omap4_prmst_get_prm_dev_inst();
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 	if (inst == PRM_INSTANCE_UNKNOWN)
378*4882a593Smuzhiyun 		return 0;
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 
381*4882a593Smuzhiyun 	v = omap4_prm_read_inst_reg(inst,
382*4882a593Smuzhiyun 				    OMAP4_RM_RSTST);
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	p = omap44xx_prm_reset_src_map;
385*4882a593Smuzhiyun 	while (p->reg_shift >= 0 && p->std_shift >= 0) {
386*4882a593Smuzhiyun 		if (v & (1 << p->reg_shift))
387*4882a593Smuzhiyun 			r |= 1 << p->std_shift;
388*4882a593Smuzhiyun 		p++;
389*4882a593Smuzhiyun 	}
390*4882a593Smuzhiyun 
391*4882a593Smuzhiyun 	return r;
392*4882a593Smuzhiyun }
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun /**
395*4882a593Smuzhiyun  * omap44xx_prm_was_any_context_lost_old - was module hardware context lost?
396*4882a593Smuzhiyun  * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
397*4882a593Smuzhiyun  * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
398*4882a593Smuzhiyun  * @idx: CONTEXT register offset
399*4882a593Smuzhiyun  *
400*4882a593Smuzhiyun  * Return 1 if any bits were set in the *_CONTEXT_* register
401*4882a593Smuzhiyun  * identified by (@part, @inst, @idx), which means that some context
402*4882a593Smuzhiyun  * was lost for that module; otherwise, return 0.
403*4882a593Smuzhiyun  */
omap44xx_prm_was_any_context_lost_old(u8 part,s16 inst,u16 idx)404*4882a593Smuzhiyun static bool omap44xx_prm_was_any_context_lost_old(u8 part, s16 inst, u16 idx)
405*4882a593Smuzhiyun {
406*4882a593Smuzhiyun 	return (omap4_prminst_read_inst_reg(part, inst, idx)) ? 1 : 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun /**
410*4882a593Smuzhiyun  * omap44xx_prm_clear_context_lost_flags_old - clear context loss flags
411*4882a593Smuzhiyun  * @part: PRM partition ID (e.g., OMAP4430_PRM_PARTITION)
412*4882a593Smuzhiyun  * @inst: PRM instance offset (e.g., OMAP4430_PRM_MPU_INST)
413*4882a593Smuzhiyun  * @idx: CONTEXT register offset
414*4882a593Smuzhiyun  *
415*4882a593Smuzhiyun  * Clear hardware context loss bits for the module identified by
416*4882a593Smuzhiyun  * (@part, @inst, @idx).  No return value.  XXX Writes to reserved bits;
417*4882a593Smuzhiyun  * is there a way to avoid this?
418*4882a593Smuzhiyun  */
omap44xx_prm_clear_context_loss_flags_old(u8 part,s16 inst,u16 idx)419*4882a593Smuzhiyun static void omap44xx_prm_clear_context_loss_flags_old(u8 part, s16 inst,
420*4882a593Smuzhiyun 						      u16 idx)
421*4882a593Smuzhiyun {
422*4882a593Smuzhiyun 	omap4_prminst_write_inst_reg(0xffffffff, part, inst, idx);
423*4882a593Smuzhiyun }
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun /* Powerdomain low-level functions */
426*4882a593Smuzhiyun 
omap4_pwrdm_set_next_pwrst(struct powerdomain * pwrdm,u8 pwrst)427*4882a593Smuzhiyun static int omap4_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
428*4882a593Smuzhiyun {
429*4882a593Smuzhiyun 	omap4_prminst_rmw_inst_reg_bits(OMAP_POWERSTATE_MASK,
430*4882a593Smuzhiyun 					(pwrst << OMAP_POWERSTATE_SHIFT),
431*4882a593Smuzhiyun 					pwrdm->prcm_partition,
432*4882a593Smuzhiyun 					pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
433*4882a593Smuzhiyun 	return 0;
434*4882a593Smuzhiyun }
435*4882a593Smuzhiyun 
omap4_pwrdm_read_next_pwrst(struct powerdomain * pwrdm)436*4882a593Smuzhiyun static int omap4_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
437*4882a593Smuzhiyun {
438*4882a593Smuzhiyun 	u32 v;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
441*4882a593Smuzhiyun 					OMAP4_PM_PWSTCTRL);
442*4882a593Smuzhiyun 	v &= OMAP_POWERSTATE_MASK;
443*4882a593Smuzhiyun 	v >>= OMAP_POWERSTATE_SHIFT;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 	return v;
446*4882a593Smuzhiyun }
447*4882a593Smuzhiyun 
omap4_pwrdm_read_pwrst(struct powerdomain * pwrdm)448*4882a593Smuzhiyun static int omap4_pwrdm_read_pwrst(struct powerdomain *pwrdm)
449*4882a593Smuzhiyun {
450*4882a593Smuzhiyun 	u32 v;
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 	v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
453*4882a593Smuzhiyun 					OMAP4_PM_PWSTST);
454*4882a593Smuzhiyun 	v &= OMAP_POWERSTATEST_MASK;
455*4882a593Smuzhiyun 	v >>= OMAP_POWERSTATEST_SHIFT;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 	return v;
458*4882a593Smuzhiyun }
459*4882a593Smuzhiyun 
omap4_pwrdm_read_prev_pwrst(struct powerdomain * pwrdm)460*4882a593Smuzhiyun static int omap4_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
461*4882a593Smuzhiyun {
462*4882a593Smuzhiyun 	u32 v;
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun 	v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
465*4882a593Smuzhiyun 					OMAP4_PM_PWSTST);
466*4882a593Smuzhiyun 	v &= OMAP4430_LASTPOWERSTATEENTERED_MASK;
467*4882a593Smuzhiyun 	v >>= OMAP4430_LASTPOWERSTATEENTERED_SHIFT;
468*4882a593Smuzhiyun 
469*4882a593Smuzhiyun 	return v;
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun 
omap4_pwrdm_set_lowpwrstchange(struct powerdomain * pwrdm)472*4882a593Smuzhiyun static int omap4_pwrdm_set_lowpwrstchange(struct powerdomain *pwrdm)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun 	omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOWPOWERSTATECHANGE_MASK,
475*4882a593Smuzhiyun 					(1 << OMAP4430_LOWPOWERSTATECHANGE_SHIFT),
476*4882a593Smuzhiyun 					pwrdm->prcm_partition,
477*4882a593Smuzhiyun 					pwrdm->prcm_offs, OMAP4_PM_PWSTCTRL);
478*4882a593Smuzhiyun 	return 0;
479*4882a593Smuzhiyun }
480*4882a593Smuzhiyun 
omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain * pwrdm)481*4882a593Smuzhiyun static int omap4_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
482*4882a593Smuzhiyun {
483*4882a593Smuzhiyun 	omap4_prminst_rmw_inst_reg_bits(OMAP4430_LASTPOWERSTATEENTERED_MASK,
484*4882a593Smuzhiyun 					OMAP4430_LASTPOWERSTATEENTERED_MASK,
485*4882a593Smuzhiyun 					pwrdm->prcm_partition,
486*4882a593Smuzhiyun 					pwrdm->prcm_offs, OMAP4_PM_PWSTST);
487*4882a593Smuzhiyun 	return 0;
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun 
omap4_pwrdm_set_logic_retst(struct powerdomain * pwrdm,u8 pwrst)490*4882a593Smuzhiyun static int omap4_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	u32 v;
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun 	v = pwrst << __ffs(OMAP4430_LOGICRETSTATE_MASK);
495*4882a593Smuzhiyun 	omap4_prminst_rmw_inst_reg_bits(OMAP4430_LOGICRETSTATE_MASK, v,
496*4882a593Smuzhiyun 					pwrdm->prcm_partition, pwrdm->prcm_offs,
497*4882a593Smuzhiyun 					OMAP4_PM_PWSTCTRL);
498*4882a593Smuzhiyun 
499*4882a593Smuzhiyun 	return 0;
500*4882a593Smuzhiyun }
501*4882a593Smuzhiyun 
omap4_pwrdm_set_mem_onst(struct powerdomain * pwrdm,u8 bank,u8 pwrst)502*4882a593Smuzhiyun static int omap4_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
503*4882a593Smuzhiyun 				    u8 pwrst)
504*4882a593Smuzhiyun {
505*4882a593Smuzhiyun 	u32 m;
506*4882a593Smuzhiyun 
507*4882a593Smuzhiyun 	m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
510*4882a593Smuzhiyun 					pwrdm->prcm_partition, pwrdm->prcm_offs,
511*4882a593Smuzhiyun 					OMAP4_PM_PWSTCTRL);
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	return 0;
514*4882a593Smuzhiyun }
515*4882a593Smuzhiyun 
omap4_pwrdm_set_mem_retst(struct powerdomain * pwrdm,u8 bank,u8 pwrst)516*4882a593Smuzhiyun static int omap4_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
517*4882a593Smuzhiyun 				     u8 pwrst)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun 	u32 m;
520*4882a593Smuzhiyun 
521*4882a593Smuzhiyun 	m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
522*4882a593Smuzhiyun 
523*4882a593Smuzhiyun 	omap4_prminst_rmw_inst_reg_bits(m, (pwrst << __ffs(m)),
524*4882a593Smuzhiyun 					pwrdm->prcm_partition, pwrdm->prcm_offs,
525*4882a593Smuzhiyun 					OMAP4_PM_PWSTCTRL);
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 	return 0;
528*4882a593Smuzhiyun }
529*4882a593Smuzhiyun 
omap4_pwrdm_read_logic_pwrst(struct powerdomain * pwrdm)530*4882a593Smuzhiyun static int omap4_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
531*4882a593Smuzhiyun {
532*4882a593Smuzhiyun 	u32 v;
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun 	v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
535*4882a593Smuzhiyun 					OMAP4_PM_PWSTST);
536*4882a593Smuzhiyun 	v &= OMAP4430_LOGICSTATEST_MASK;
537*4882a593Smuzhiyun 	v >>= OMAP4430_LOGICSTATEST_SHIFT;
538*4882a593Smuzhiyun 
539*4882a593Smuzhiyun 	return v;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun 
omap4_pwrdm_read_logic_retst(struct powerdomain * pwrdm)542*4882a593Smuzhiyun static int omap4_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun 	u32 v;
545*4882a593Smuzhiyun 
546*4882a593Smuzhiyun 	v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
547*4882a593Smuzhiyun 					OMAP4_PM_PWSTCTRL);
548*4882a593Smuzhiyun 	v &= OMAP4430_LOGICRETSTATE_MASK;
549*4882a593Smuzhiyun 	v >>= OMAP4430_LOGICRETSTATE_SHIFT;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	return v;
552*4882a593Smuzhiyun }
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun /**
555*4882a593Smuzhiyun  * omap4_pwrdm_read_prev_logic_pwrst - read the previous logic powerstate
556*4882a593Smuzhiyun  * @pwrdm: struct powerdomain * to read the state for
557*4882a593Smuzhiyun  *
558*4882a593Smuzhiyun  * Reads the previous logic powerstate for a powerdomain. This
559*4882a593Smuzhiyun  * function must determine the previous logic powerstate by first
560*4882a593Smuzhiyun  * checking the previous powerstate for the domain. If that was OFF,
561*4882a593Smuzhiyun  * then logic has been lost. If previous state was RETENTION, the
562*4882a593Smuzhiyun  * function reads the setting for the next retention logic state to
563*4882a593Smuzhiyun  * see the actual value.  In every other case, the logic is
564*4882a593Smuzhiyun  * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
565*4882a593Smuzhiyun  * depending whether the logic was retained or not.
566*4882a593Smuzhiyun  */
omap4_pwrdm_read_prev_logic_pwrst(struct powerdomain * pwrdm)567*4882a593Smuzhiyun static int omap4_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
568*4882a593Smuzhiyun {
569*4882a593Smuzhiyun 	int state;
570*4882a593Smuzhiyun 
571*4882a593Smuzhiyun 	state = omap4_pwrdm_read_prev_pwrst(pwrdm);
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	if (state == PWRDM_POWER_OFF)
574*4882a593Smuzhiyun 		return PWRDM_POWER_OFF;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	if (state != PWRDM_POWER_RET)
577*4882a593Smuzhiyun 		return PWRDM_POWER_RET;
578*4882a593Smuzhiyun 
579*4882a593Smuzhiyun 	return omap4_pwrdm_read_logic_retst(pwrdm);
580*4882a593Smuzhiyun }
581*4882a593Smuzhiyun 
omap4_pwrdm_read_mem_pwrst(struct powerdomain * pwrdm,u8 bank)582*4882a593Smuzhiyun static int omap4_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
583*4882a593Smuzhiyun {
584*4882a593Smuzhiyun 	u32 m, v;
585*4882a593Smuzhiyun 
586*4882a593Smuzhiyun 	m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
589*4882a593Smuzhiyun 					OMAP4_PM_PWSTST);
590*4882a593Smuzhiyun 	v &= m;
591*4882a593Smuzhiyun 	v >>= __ffs(m);
592*4882a593Smuzhiyun 
593*4882a593Smuzhiyun 	return v;
594*4882a593Smuzhiyun }
595*4882a593Smuzhiyun 
omap4_pwrdm_read_mem_retst(struct powerdomain * pwrdm,u8 bank)596*4882a593Smuzhiyun static int omap4_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
597*4882a593Smuzhiyun {
598*4882a593Smuzhiyun 	u32 m, v;
599*4882a593Smuzhiyun 
600*4882a593Smuzhiyun 	m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
601*4882a593Smuzhiyun 
602*4882a593Smuzhiyun 	v = omap4_prminst_read_inst_reg(pwrdm->prcm_partition, pwrdm->prcm_offs,
603*4882a593Smuzhiyun 					OMAP4_PM_PWSTCTRL);
604*4882a593Smuzhiyun 	v &= m;
605*4882a593Smuzhiyun 	v >>= __ffs(m);
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun 	return v;
608*4882a593Smuzhiyun }
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun /**
611*4882a593Smuzhiyun  * omap4_pwrdm_read_prev_mem_pwrst - reads the previous memory powerstate
612*4882a593Smuzhiyun  * @pwrdm: struct powerdomain * to read mem powerstate for
613*4882a593Smuzhiyun  * @bank: memory bank index
614*4882a593Smuzhiyun  *
615*4882a593Smuzhiyun  * Reads the previous memory powerstate for a powerdomain. This
616*4882a593Smuzhiyun  * function must determine the previous memory powerstate by first
617*4882a593Smuzhiyun  * checking the previous powerstate for the domain. If that was OFF,
618*4882a593Smuzhiyun  * then logic has been lost. If previous state was RETENTION, the
619*4882a593Smuzhiyun  * function reads the setting for the next memory retention state to
620*4882a593Smuzhiyun  * see the actual value.  In every other case, the logic is
621*4882a593Smuzhiyun  * retained. Returns either PWRDM_POWER_OFF or PWRDM_POWER_RET
622*4882a593Smuzhiyun  * depending whether logic was retained or not.
623*4882a593Smuzhiyun  */
omap4_pwrdm_read_prev_mem_pwrst(struct powerdomain * pwrdm,u8 bank)624*4882a593Smuzhiyun static int omap4_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
625*4882a593Smuzhiyun {
626*4882a593Smuzhiyun 	int state;
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 	state = omap4_pwrdm_read_prev_pwrst(pwrdm);
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun 	if (state == PWRDM_POWER_OFF)
631*4882a593Smuzhiyun 		return PWRDM_POWER_OFF;
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 	if (state != PWRDM_POWER_RET)
634*4882a593Smuzhiyun 		return PWRDM_POWER_RET;
635*4882a593Smuzhiyun 
636*4882a593Smuzhiyun 	return omap4_pwrdm_read_mem_retst(pwrdm, bank);
637*4882a593Smuzhiyun }
638*4882a593Smuzhiyun 
omap4_pwrdm_wait_transition(struct powerdomain * pwrdm)639*4882a593Smuzhiyun static int omap4_pwrdm_wait_transition(struct powerdomain *pwrdm)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	u32 c = 0;
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 	/*
644*4882a593Smuzhiyun 	 * REVISIT: pwrdm_wait_transition() may be better implemented
645*4882a593Smuzhiyun 	 * via a callback and a periodic timer check -- how long do we expect
646*4882a593Smuzhiyun 	 * powerdomain transitions to take?
647*4882a593Smuzhiyun 	 */
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* XXX Is this udelay() value meaningful? */
650*4882a593Smuzhiyun 	while ((omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
651*4882a593Smuzhiyun 					    pwrdm->prcm_offs,
652*4882a593Smuzhiyun 					    OMAP4_PM_PWSTST) &
653*4882a593Smuzhiyun 		OMAP_INTRANSITION_MASK) &&
654*4882a593Smuzhiyun 	       (c++ < PWRDM_TRANSITION_BAILOUT))
655*4882a593Smuzhiyun 		udelay(1);
656*4882a593Smuzhiyun 
657*4882a593Smuzhiyun 	if (c > PWRDM_TRANSITION_BAILOUT) {
658*4882a593Smuzhiyun 		pr_err("powerdomain: %s: waited too long to complete transition\n",
659*4882a593Smuzhiyun 		       pwrdm->name);
660*4882a593Smuzhiyun 		return -EAGAIN;
661*4882a593Smuzhiyun 	}
662*4882a593Smuzhiyun 
663*4882a593Smuzhiyun 	pr_debug("powerdomain: completed transition in %d loops\n", c);
664*4882a593Smuzhiyun 
665*4882a593Smuzhiyun 	return 0;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun 
omap4_check_vcvp(void)668*4882a593Smuzhiyun static int omap4_check_vcvp(void)
669*4882a593Smuzhiyun {
670*4882a593Smuzhiyun 	if (prm_features & PRM_HAS_VOLTAGE)
671*4882a593Smuzhiyun 		return 1;
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	return 0;
674*4882a593Smuzhiyun }
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun /**
677*4882a593Smuzhiyun  * omap4_pwrdm_save_context - Saves the powerdomain state
678*4882a593Smuzhiyun  * @pwrdm: pointer to individual powerdomain
679*4882a593Smuzhiyun  *
680*4882a593Smuzhiyun  * The function saves the powerdomain state control information.
681*4882a593Smuzhiyun  * This is needed in rtc+ddr modes where we lose powerdomain context.
682*4882a593Smuzhiyun  */
omap4_pwrdm_save_context(struct powerdomain * pwrdm)683*4882a593Smuzhiyun static void omap4_pwrdm_save_context(struct powerdomain *pwrdm)
684*4882a593Smuzhiyun {
685*4882a593Smuzhiyun 	pwrdm->context = omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
686*4882a593Smuzhiyun 						     pwrdm->prcm_offs,
687*4882a593Smuzhiyun 						     pwrdm->pwrstctrl_offs);
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	/*
690*4882a593Smuzhiyun 	 * Do not save LOWPOWERSTATECHANGE, writing a 1 indicates a request,
691*4882a593Smuzhiyun 	 * reading back a 1 indicates a request in progress.
692*4882a593Smuzhiyun 	 */
693*4882a593Smuzhiyun 	pwrdm->context &= ~OMAP4430_LOWPOWERSTATECHANGE_MASK;
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun 
696*4882a593Smuzhiyun /**
697*4882a593Smuzhiyun  * omap4_pwrdm_restore_context - Restores the powerdomain state
698*4882a593Smuzhiyun  * @pwrdm: pointer to individual powerdomain
699*4882a593Smuzhiyun  *
700*4882a593Smuzhiyun  * The function restores the powerdomain state control information.
701*4882a593Smuzhiyun  * This is needed in rtc+ddr modes where we lose powerdomain context.
702*4882a593Smuzhiyun  */
omap4_pwrdm_restore_context(struct powerdomain * pwrdm)703*4882a593Smuzhiyun static void omap4_pwrdm_restore_context(struct powerdomain *pwrdm)
704*4882a593Smuzhiyun {
705*4882a593Smuzhiyun 	int st, ctrl;
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	st = omap4_prminst_read_inst_reg(pwrdm->prcm_partition,
708*4882a593Smuzhiyun 					 pwrdm->prcm_offs,
709*4882a593Smuzhiyun 					 pwrdm->pwrstctrl_offs);
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	omap4_prminst_write_inst_reg(pwrdm->context,
712*4882a593Smuzhiyun 				     pwrdm->prcm_partition,
713*4882a593Smuzhiyun 				     pwrdm->prcm_offs,
714*4882a593Smuzhiyun 				     pwrdm->pwrstctrl_offs);
715*4882a593Smuzhiyun 
716*4882a593Smuzhiyun 	/* Make sure we only wait for a transition if there is one */
717*4882a593Smuzhiyun 	st &= OMAP_POWERSTATEST_MASK;
718*4882a593Smuzhiyun 	ctrl = OMAP_POWERSTATEST_MASK & pwrdm->context;
719*4882a593Smuzhiyun 
720*4882a593Smuzhiyun 	if (st != ctrl)
721*4882a593Smuzhiyun 		omap4_pwrdm_wait_transition(pwrdm);
722*4882a593Smuzhiyun }
723*4882a593Smuzhiyun 
724*4882a593Smuzhiyun struct pwrdm_ops omap4_pwrdm_operations = {
725*4882a593Smuzhiyun 	.pwrdm_set_next_pwrst	= omap4_pwrdm_set_next_pwrst,
726*4882a593Smuzhiyun 	.pwrdm_read_next_pwrst	= omap4_pwrdm_read_next_pwrst,
727*4882a593Smuzhiyun 	.pwrdm_read_pwrst	= omap4_pwrdm_read_pwrst,
728*4882a593Smuzhiyun 	.pwrdm_read_prev_pwrst	= omap4_pwrdm_read_prev_pwrst,
729*4882a593Smuzhiyun 	.pwrdm_set_lowpwrstchange	= omap4_pwrdm_set_lowpwrstchange,
730*4882a593Smuzhiyun 	.pwrdm_clear_all_prev_pwrst	= omap4_pwrdm_clear_all_prev_pwrst,
731*4882a593Smuzhiyun 	.pwrdm_set_logic_retst	= omap4_pwrdm_set_logic_retst,
732*4882a593Smuzhiyun 	.pwrdm_read_logic_pwrst	= omap4_pwrdm_read_logic_pwrst,
733*4882a593Smuzhiyun 	.pwrdm_read_prev_logic_pwrst	= omap4_pwrdm_read_prev_logic_pwrst,
734*4882a593Smuzhiyun 	.pwrdm_read_logic_retst	= omap4_pwrdm_read_logic_retst,
735*4882a593Smuzhiyun 	.pwrdm_read_mem_pwrst	= omap4_pwrdm_read_mem_pwrst,
736*4882a593Smuzhiyun 	.pwrdm_read_mem_retst	= omap4_pwrdm_read_mem_retst,
737*4882a593Smuzhiyun 	.pwrdm_read_prev_mem_pwrst	= omap4_pwrdm_read_prev_mem_pwrst,
738*4882a593Smuzhiyun 	.pwrdm_set_mem_onst	= omap4_pwrdm_set_mem_onst,
739*4882a593Smuzhiyun 	.pwrdm_set_mem_retst	= omap4_pwrdm_set_mem_retst,
740*4882a593Smuzhiyun 	.pwrdm_wait_transition	= omap4_pwrdm_wait_transition,
741*4882a593Smuzhiyun 	.pwrdm_has_voltdm	= omap4_check_vcvp,
742*4882a593Smuzhiyun 	.pwrdm_save_context	= omap4_pwrdm_save_context,
743*4882a593Smuzhiyun 	.pwrdm_restore_context	= omap4_pwrdm_restore_context,
744*4882a593Smuzhiyun };
745*4882a593Smuzhiyun 
746*4882a593Smuzhiyun static int omap44xx_prm_late_init(void);
747*4882a593Smuzhiyun 
prm_save_context(void)748*4882a593Smuzhiyun static void prm_save_context(void)
749*4882a593Smuzhiyun {
750*4882a593Smuzhiyun 	omap_prm_context.irq_enable =
751*4882a593Smuzhiyun 			omap4_prm_read_inst_reg(AM43XX_PRM_OCP_SOCKET_INST,
752*4882a593Smuzhiyun 						omap4_prcm_irq_setup.mask);
753*4882a593Smuzhiyun 
754*4882a593Smuzhiyun 	omap_prm_context.pm_ctrl =
755*4882a593Smuzhiyun 			omap4_prm_read_inst_reg(AM43XX_PRM_DEVICE_INST,
756*4882a593Smuzhiyun 						omap4_prcm_irq_setup.pm_ctrl);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
prm_restore_context(void)759*4882a593Smuzhiyun static void prm_restore_context(void)
760*4882a593Smuzhiyun {
761*4882a593Smuzhiyun 	omap4_prm_write_inst_reg(omap_prm_context.irq_enable,
762*4882a593Smuzhiyun 				 OMAP4430_PRM_OCP_SOCKET_INST,
763*4882a593Smuzhiyun 				 omap4_prcm_irq_setup.mask);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	omap4_prm_write_inst_reg(omap_prm_context.pm_ctrl,
766*4882a593Smuzhiyun 				 AM43XX_PRM_DEVICE_INST,
767*4882a593Smuzhiyun 				 omap4_prcm_irq_setup.pm_ctrl);
768*4882a593Smuzhiyun }
769*4882a593Smuzhiyun 
cpu_notifier(struct notifier_block * nb,unsigned long cmd,void * v)770*4882a593Smuzhiyun static int cpu_notifier(struct notifier_block *nb, unsigned long cmd, void *v)
771*4882a593Smuzhiyun {
772*4882a593Smuzhiyun 	switch (cmd) {
773*4882a593Smuzhiyun 	case CPU_CLUSTER_PM_ENTER:
774*4882a593Smuzhiyun 		if (enable_off_mode)
775*4882a593Smuzhiyun 			prm_save_context();
776*4882a593Smuzhiyun 		break;
777*4882a593Smuzhiyun 	case CPU_CLUSTER_PM_EXIT:
778*4882a593Smuzhiyun 		if (enable_off_mode)
779*4882a593Smuzhiyun 			prm_restore_context();
780*4882a593Smuzhiyun 		break;
781*4882a593Smuzhiyun 	}
782*4882a593Smuzhiyun 
783*4882a593Smuzhiyun 	return NOTIFY_OK;
784*4882a593Smuzhiyun }
785*4882a593Smuzhiyun 
786*4882a593Smuzhiyun /*
787*4882a593Smuzhiyun  * XXX document
788*4882a593Smuzhiyun  */
789*4882a593Smuzhiyun static struct prm_ll_data omap44xx_prm_ll_data = {
790*4882a593Smuzhiyun 	.read_reset_sources = &omap44xx_prm_read_reset_sources,
791*4882a593Smuzhiyun 	.was_any_context_lost_old = &omap44xx_prm_was_any_context_lost_old,
792*4882a593Smuzhiyun 	.clear_context_loss_flags_old = &omap44xx_prm_clear_context_loss_flags_old,
793*4882a593Smuzhiyun 	.late_init = &omap44xx_prm_late_init,
794*4882a593Smuzhiyun 	.assert_hardreset	= omap4_prminst_assert_hardreset,
795*4882a593Smuzhiyun 	.deassert_hardreset	= omap4_prminst_deassert_hardreset,
796*4882a593Smuzhiyun 	.is_hardreset_asserted	= omap4_prminst_is_hardreset_asserted,
797*4882a593Smuzhiyun 	.reset_system		= omap4_prminst_global_warm_sw_reset,
798*4882a593Smuzhiyun 	.vp_check_txdone	= omap4_prm_vp_check_txdone,
799*4882a593Smuzhiyun 	.vp_clear_txdone	= omap4_prm_vp_clear_txdone,
800*4882a593Smuzhiyun };
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun static const struct omap_prcm_init_data *prm_init_data;
803*4882a593Smuzhiyun 
omap44xx_prm_init(const struct omap_prcm_init_data * data)804*4882a593Smuzhiyun int __init omap44xx_prm_init(const struct omap_prcm_init_data *data)
805*4882a593Smuzhiyun {
806*4882a593Smuzhiyun 	static struct notifier_block nb;
807*4882a593Smuzhiyun 	omap_prm_base_init();
808*4882a593Smuzhiyun 
809*4882a593Smuzhiyun 	prm_init_data = data;
810*4882a593Smuzhiyun 
811*4882a593Smuzhiyun 	if (data->flags & PRM_HAS_IO_WAKEUP)
812*4882a593Smuzhiyun 		prm_features |= PRM_HAS_IO_WAKEUP;
813*4882a593Smuzhiyun 
814*4882a593Smuzhiyun 	if (data->flags & PRM_HAS_VOLTAGE)
815*4882a593Smuzhiyun 		prm_features |= PRM_HAS_VOLTAGE;
816*4882a593Smuzhiyun 
817*4882a593Smuzhiyun 	omap4_prminst_set_prm_dev_inst(data->device_inst_offset);
818*4882a593Smuzhiyun 
819*4882a593Smuzhiyun 	/* Add AM437X specific differences */
820*4882a593Smuzhiyun 	if (of_device_is_compatible(data->np, "ti,am4-prcm")) {
821*4882a593Smuzhiyun 		omap4_prcm_irq_setup.nr_irqs = 1;
822*4882a593Smuzhiyun 		omap4_prcm_irq_setup.nr_regs = 1;
823*4882a593Smuzhiyun 		omap4_prcm_irq_setup.pm_ctrl = AM43XX_PRM_IO_PMCTRL_OFFSET;
824*4882a593Smuzhiyun 		omap4_prcm_irq_setup.ack = AM43XX_PRM_IRQSTATUS_MPU_OFFSET;
825*4882a593Smuzhiyun 		omap4_prcm_irq_setup.mask = AM43XX_PRM_IRQENABLE_MPU_OFFSET;
826*4882a593Smuzhiyun 	}
827*4882a593Smuzhiyun 
828*4882a593Smuzhiyun 	/* Only AM43XX can lose prm context during rtc-ddr suspend */
829*4882a593Smuzhiyun 	if (soc_is_am43xx()) {
830*4882a593Smuzhiyun 		nb.notifier_call = cpu_notifier;
831*4882a593Smuzhiyun 		cpu_pm_register_notifier(&nb);
832*4882a593Smuzhiyun 	}
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return prm_register(&omap44xx_prm_ll_data);
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun 
omap44xx_prm_late_init(void)837*4882a593Smuzhiyun static int omap44xx_prm_late_init(void)
838*4882a593Smuzhiyun {
839*4882a593Smuzhiyun 	int irq_num;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	if (!(prm_features & PRM_HAS_IO_WAKEUP))
842*4882a593Smuzhiyun 		return 0;
843*4882a593Smuzhiyun 
844*4882a593Smuzhiyun 	irq_num = of_irq_get(prm_init_data->np, 0);
845*4882a593Smuzhiyun 	if (irq_num == -EPROBE_DEFER)
846*4882a593Smuzhiyun 		return irq_num;
847*4882a593Smuzhiyun 
848*4882a593Smuzhiyun 	omap4_prcm_irq_setup.irq = irq_num;
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 	omap44xx_prm_enable_io_wakeup();
851*4882a593Smuzhiyun 
852*4882a593Smuzhiyun 	return omap_prcm_register_chain_handler(&omap4_prcm_irq_setup);
853*4882a593Smuzhiyun }
854*4882a593Smuzhiyun 
omap44xx_prm_exit(void)855*4882a593Smuzhiyun static void __exit omap44xx_prm_exit(void)
856*4882a593Smuzhiyun {
857*4882a593Smuzhiyun 	prm_unregister(&omap44xx_prm_ll_data);
858*4882a593Smuzhiyun }
859*4882a593Smuzhiyun __exitcall(omap44xx_prm_exit);
860