xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/prm3xxx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OMAP3xxx Power/Reset Management (PRM) register definitions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007-2009, 2011-2012 Texas Instruments, Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2008-2010 Nokia Corporation
7*4882a593Smuzhiyun  * Paul Walmsley
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * The PRM hardware modules on the OMAP2/3 are quite similar to each
10*4882a593Smuzhiyun  * other.  The PRM on OMAP4 has a new register layout, and is handled
11*4882a593Smuzhiyun  * in a separate file.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP2_PRM3XXX_H
14*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP2_PRM3XXX_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "prcm-common.h"
17*4882a593Smuzhiyun #include "prm.h"
18*4882a593Smuzhiyun #include "prm2xxx_3xxx.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define OMAP34XX_PRM_REGADDR(module, reg)				\
21*4882a593Smuzhiyun 		OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE + (module) + (reg))
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun /*
25*4882a593Smuzhiyun  * OMAP3-specific global PRM registers
26*4882a593Smuzhiyun  * Use {read,write}l_relaxed() with these registers.
27*4882a593Smuzhiyun  *
28*4882a593Smuzhiyun  * With a few exceptions, these are the register names beginning with
29*4882a593Smuzhiyun  * PRM_* on 34xx.  (The exceptions are the IRQSTATUS and IRQENABLE
30*4882a593Smuzhiyun  * bits.)
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define OMAP3_PRM_REVISION_OFFSET	0x0004
34*4882a593Smuzhiyun #define OMAP3430_PRM_REVISION		OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0004)
35*4882a593Smuzhiyun #define OMAP3_PRM_SYSCONFIG_OFFSET	0x0014
36*4882a593Smuzhiyun #define OMAP3430_PRM_SYSCONFIG		OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0014)
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun #define OMAP3_PRM_IRQSTATUS_MPU_OFFSET	0x0018
39*4882a593Smuzhiyun #define OMAP3430_PRM_IRQSTATUS_MPU	OMAP34XX_PRM_REGADDR(OCP_MOD, 0x0018)
40*4882a593Smuzhiyun #define OMAP3_PRM_IRQENABLE_MPU_OFFSET	0x001c
41*4882a593Smuzhiyun #define OMAP3430_PRM_IRQENABLE_MPU	OMAP34XX_PRM_REGADDR(OCP_MOD, 0x001c)
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun #define OMAP3_PRM_VC_SMPS_SA_OFFSET	0x0020
45*4882a593Smuzhiyun #define OMAP3430_PRM_VC_SMPS_SA		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0020)
46*4882a593Smuzhiyun #define OMAP3_PRM_VC_SMPS_VOL_RA_OFFSET	0x0024
47*4882a593Smuzhiyun #define OMAP3430_PRM_VC_SMPS_VOL_RA	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0024)
48*4882a593Smuzhiyun #define OMAP3_PRM_VC_SMPS_CMD_RA_OFFSET	0x0028
49*4882a593Smuzhiyun #define OMAP3430_PRM_VC_SMPS_CMD_RA	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0028)
50*4882a593Smuzhiyun #define OMAP3_PRM_VC_CMD_VAL_0_OFFSET	0x002c
51*4882a593Smuzhiyun #define OMAP3430_PRM_VC_CMD_VAL_0	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x002c)
52*4882a593Smuzhiyun #define OMAP3_PRM_VC_CMD_VAL_1_OFFSET	0x0030
53*4882a593Smuzhiyun #define OMAP3430_PRM_VC_CMD_VAL_1	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0030)
54*4882a593Smuzhiyun #define OMAP3_PRM_VC_CH_CONF_OFFSET	0x0034
55*4882a593Smuzhiyun #define OMAP3430_PRM_VC_CH_CONF		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0034)
56*4882a593Smuzhiyun #define OMAP3_PRM_VC_I2C_CFG_OFFSET	0x0038
57*4882a593Smuzhiyun #define OMAP3430_PRM_VC_I2C_CFG		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0038)
58*4882a593Smuzhiyun #define OMAP3_PRM_VC_BYPASS_VAL_OFFSET	0x003c
59*4882a593Smuzhiyun #define OMAP3430_PRM_VC_BYPASS_VAL	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x003c)
60*4882a593Smuzhiyun #define OMAP3_PRM_RSTCTRL_OFFSET	0x0050
61*4882a593Smuzhiyun #define OMAP3430_PRM_RSTCTRL		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0050)
62*4882a593Smuzhiyun #define OMAP3_PRM_RSTTIME_OFFSET	0x0054
63*4882a593Smuzhiyun #define OMAP3430_PRM_RSTTIME		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0054)
64*4882a593Smuzhiyun #define OMAP3_PRM_RSTST_OFFSET	0x0058
65*4882a593Smuzhiyun #define OMAP3430_PRM_RSTST		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0058)
66*4882a593Smuzhiyun #define OMAP3_PRM_VOLTCTRL_OFFSET	0x0060
67*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTCTRL		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0060)
68*4882a593Smuzhiyun #define OMAP3_PRM_SRAM_PCHARGE_OFFSET	0x0064
69*4882a593Smuzhiyun #define OMAP3430_PRM_SRAM_PCHARGE	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0064)
70*4882a593Smuzhiyun #define OMAP3_PRM_CLKSRC_CTRL_OFFSET	0x0070
71*4882a593Smuzhiyun #define OMAP3430_PRM_CLKSRC_CTRL	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0070)
72*4882a593Smuzhiyun #define OMAP3_PRM_VOLTSETUP1_OFFSET	0x0090
73*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTSETUP1		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0090)
74*4882a593Smuzhiyun #define OMAP3_PRM_VOLTOFFSET_OFFSET	0x0094
75*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTOFFSET		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0094)
76*4882a593Smuzhiyun #define OMAP3_PRM_CLKSETUP_OFFSET	0x0098
77*4882a593Smuzhiyun #define OMAP3430_PRM_CLKSETUP		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x0098)
78*4882a593Smuzhiyun #define OMAP3_PRM_POLCTRL_OFFSET	0x009c
79*4882a593Smuzhiyun #define OMAP3430_PRM_POLCTRL		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x009c)
80*4882a593Smuzhiyun #define OMAP3_PRM_VOLTSETUP2_OFFSET	0x00a0
81*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTSETUP2		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00a0)
82*4882a593Smuzhiyun #define OMAP3_PRM_VP1_CONFIG_OFFSET	0x00b0
83*4882a593Smuzhiyun #define OMAP3430_PRM_VP1_CONFIG		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b0)
84*4882a593Smuzhiyun #define OMAP3_PRM_VP1_VSTEPMIN_OFFSET	0x00b4
85*4882a593Smuzhiyun #define OMAP3430_PRM_VP1_VSTEPMIN	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b4)
86*4882a593Smuzhiyun #define OMAP3_PRM_VP1_VSTEPMAX_OFFSET	0x00b8
87*4882a593Smuzhiyun #define OMAP3430_PRM_VP1_VSTEPMAX	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00b8)
88*4882a593Smuzhiyun #define OMAP3_PRM_VP1_VLIMITTO_OFFSET	0x00bc
89*4882a593Smuzhiyun #define OMAP3430_PRM_VP1_VLIMITTO	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00bc)
90*4882a593Smuzhiyun #define OMAP3_PRM_VP1_VOLTAGE_OFFSET	0x00c0
91*4882a593Smuzhiyun #define OMAP3430_PRM_VP1_VOLTAGE	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c0)
92*4882a593Smuzhiyun #define OMAP3_PRM_VP1_STATUS_OFFSET	0x00c4
93*4882a593Smuzhiyun #define OMAP3430_PRM_VP1_STATUS		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00c4)
94*4882a593Smuzhiyun #define OMAP3_PRM_VP2_CONFIG_OFFSET	0x00d0
95*4882a593Smuzhiyun #define OMAP3430_PRM_VP2_CONFIG		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d0)
96*4882a593Smuzhiyun #define OMAP3_PRM_VP2_VSTEPMIN_OFFSET	0x00d4
97*4882a593Smuzhiyun #define OMAP3430_PRM_VP2_VSTEPMIN	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d4)
98*4882a593Smuzhiyun #define OMAP3_PRM_VP2_VSTEPMAX_OFFSET	0x00d8
99*4882a593Smuzhiyun #define OMAP3430_PRM_VP2_VSTEPMAX	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00d8)
100*4882a593Smuzhiyun #define OMAP3_PRM_VP2_VLIMITTO_OFFSET	0x00dc
101*4882a593Smuzhiyun #define OMAP3430_PRM_VP2_VLIMITTO	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00dc)
102*4882a593Smuzhiyun #define OMAP3_PRM_VP2_VOLTAGE_OFFSET	0x00e0
103*4882a593Smuzhiyun #define OMAP3430_PRM_VP2_VOLTAGE	OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e0)
104*4882a593Smuzhiyun #define OMAP3_PRM_VP2_STATUS_OFFSET	0x00e4
105*4882a593Smuzhiyun #define OMAP3430_PRM_VP2_STATUS		OMAP34XX_PRM_REGADDR(OMAP3430_GR_MOD, 0x00e4)
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun #define OMAP3_PRM_CLKSEL_OFFSET	0x0040
108*4882a593Smuzhiyun #define OMAP3430_PRM_CLKSEL		OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0040)
109*4882a593Smuzhiyun #define OMAP3_PRM_CLKOUT_CTRL_OFFSET	0x0070
110*4882a593Smuzhiyun #define OMAP3430_PRM_CLKOUT_CTRL	OMAP34XX_PRM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun /* OMAP3 specific register offsets */
113*4882a593Smuzhiyun #define OMAP3430ES2_PM_WKEN3				0x00f0
114*4882a593Smuzhiyun #define OMAP3430ES2_PM_WKST3				0x00b8
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun #define OMAP3430_PM_MPUGRPSEL				0x00a4
117*4882a593Smuzhiyun #define OMAP3430_PM_MPUGRPSEL1				OMAP3430_PM_MPUGRPSEL
118*4882a593Smuzhiyun #define OMAP3430ES2_PM_MPUGRPSEL3			0x00f8
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun #define OMAP3430_PM_IVAGRPSEL				0x00a8
121*4882a593Smuzhiyun #define OMAP3430_PM_IVAGRPSEL1				OMAP3430_PM_IVAGRPSEL
122*4882a593Smuzhiyun #define OMAP3430ES2_PM_IVAGRPSEL3			0x00f4
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define OMAP3430_PM_PREPWSTST				0x00e8
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #define OMAP3430_PRM_IRQSTATUS_IVA2			0x00f8
127*4882a593Smuzhiyun #define OMAP3430_PRM_IRQENABLE_IVA2			0x00fc
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun #ifndef __ASSEMBLER__
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun /*
133*4882a593Smuzhiyun  * OMAP3 access functions for voltage controller (VC) and
134*4882a593Smuzhiyun  * voltage proccessor (VP) in the PRM.
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun extern u32 omap3_prm_vcvp_read(u8 offset);
137*4882a593Smuzhiyun extern void omap3_prm_vcvp_write(u32 val, u8 offset);
138*4882a593Smuzhiyun extern u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset);
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun int __init omap3xxx_prm_init(const struct omap_prcm_init_data *data);
141*4882a593Smuzhiyun void omap3xxx_prm_iva_idle(void);
142*4882a593Smuzhiyun void omap3_prm_reset_modem(void);
143*4882a593Smuzhiyun int omap3xxx_prm_clear_global_cold_reset(void);
144*4882a593Smuzhiyun void omap3_prm_save_scratchpad_contents(u32 *ptr);
145*4882a593Smuzhiyun void omap3_prm_init_pm(bool has_uart4, bool has_iva);
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun #endif /* __ASSEMBLER */
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun #endif
151