1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OMAP3xxx PRM module functions
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2010-2012 Texas Instruments, Inc.
6*4882a593Smuzhiyun * Copyright (C) 2010 Nokia Corporation
7*4882a593Smuzhiyun * Benoît Cousson
8*4882a593Smuzhiyun * Paul Walmsley
9*4882a593Smuzhiyun * Rajendra Nayak <rnayak@ti.com>
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <linux/err.h>
15*4882a593Smuzhiyun #include <linux/io.h>
16*4882a593Smuzhiyun #include <linux/irq.h>
17*4882a593Smuzhiyun #include <linux/of_irq.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "soc.h"
20*4882a593Smuzhiyun #include "common.h"
21*4882a593Smuzhiyun #include "vp.h"
22*4882a593Smuzhiyun #include "powerdomain.h"
23*4882a593Smuzhiyun #include "prm3xxx.h"
24*4882a593Smuzhiyun #include "prm2xxx_3xxx.h"
25*4882a593Smuzhiyun #include "cm2xxx_3xxx.h"
26*4882a593Smuzhiyun #include "prm-regbits-34xx.h"
27*4882a593Smuzhiyun #include "cm3xxx.h"
28*4882a593Smuzhiyun #include "cm-regbits-34xx.h"
29*4882a593Smuzhiyun #include "clock.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun static void omap3xxx_prm_read_pending_irqs(unsigned long *events);
32*4882a593Smuzhiyun static void omap3xxx_prm_ocp_barrier(void);
33*4882a593Smuzhiyun static void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask);
34*4882a593Smuzhiyun static void omap3xxx_prm_restore_irqen(u32 *saved_mask);
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun static const struct omap_prcm_irq omap3_prcm_irqs[] = {
37*4882a593Smuzhiyun OMAP_PRCM_IRQ("wkup", 0, 0),
38*4882a593Smuzhiyun OMAP_PRCM_IRQ("io", 9, 1),
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun
41*4882a593Smuzhiyun static struct omap_prcm_irq_setup omap3_prcm_irq_setup = {
42*4882a593Smuzhiyun .ack = OMAP3_PRM_IRQSTATUS_MPU_OFFSET,
43*4882a593Smuzhiyun .mask = OMAP3_PRM_IRQENABLE_MPU_OFFSET,
44*4882a593Smuzhiyun .nr_regs = 1,
45*4882a593Smuzhiyun .irqs = omap3_prcm_irqs,
46*4882a593Smuzhiyun .nr_irqs = ARRAY_SIZE(omap3_prcm_irqs),
47*4882a593Smuzhiyun .irq = 11 + OMAP_INTC_START,
48*4882a593Smuzhiyun .read_pending_irqs = &omap3xxx_prm_read_pending_irqs,
49*4882a593Smuzhiyun .ocp_barrier = &omap3xxx_prm_ocp_barrier,
50*4882a593Smuzhiyun .save_and_clear_irqen = &omap3xxx_prm_save_and_clear_irqen,
51*4882a593Smuzhiyun .restore_irqen = &omap3xxx_prm_restore_irqen,
52*4882a593Smuzhiyun .reconfigure_io_chain = NULL,
53*4882a593Smuzhiyun };
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun * omap3_prm_reset_src_map - map from bits in the PRM_RSTST hardware
57*4882a593Smuzhiyun * register (which are specific to OMAP3xxx SoCs) to reset source ID
58*4882a593Smuzhiyun * bit shifts (which is an OMAP SoC-independent enumeration)
59*4882a593Smuzhiyun */
60*4882a593Smuzhiyun static struct prm_reset_src_map omap3xxx_prm_reset_src_map[] = {
61*4882a593Smuzhiyun { OMAP3430_GLOBAL_COLD_RST_SHIFT, OMAP_GLOBAL_COLD_RST_SRC_ID_SHIFT },
62*4882a593Smuzhiyun { OMAP3430_GLOBAL_SW_RST_SHIFT, OMAP_GLOBAL_WARM_RST_SRC_ID_SHIFT },
63*4882a593Smuzhiyun { OMAP3430_SECURITY_VIOL_RST_SHIFT, OMAP_SECU_VIOL_RST_SRC_ID_SHIFT },
64*4882a593Smuzhiyun { OMAP3430_MPU_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
65*4882a593Smuzhiyun { OMAP3430_SECURE_WD_RST_SHIFT, OMAP_MPU_WD_RST_SRC_ID_SHIFT },
66*4882a593Smuzhiyun { OMAP3430_EXTERNAL_WARM_RST_SHIFT, OMAP_EXTWARM_RST_SRC_ID_SHIFT },
67*4882a593Smuzhiyun { OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT,
68*4882a593Smuzhiyun OMAP_VDD_MPU_VM_RST_SRC_ID_SHIFT },
69*4882a593Smuzhiyun { OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT,
70*4882a593Smuzhiyun OMAP_VDD_CORE_VM_RST_SRC_ID_SHIFT },
71*4882a593Smuzhiyun { OMAP3430_ICEPICK_RST_SHIFT, OMAP_ICEPICK_RST_SRC_ID_SHIFT },
72*4882a593Smuzhiyun { OMAP3430_ICECRUSHER_RST_SHIFT, OMAP_ICECRUSHER_RST_SRC_ID_SHIFT },
73*4882a593Smuzhiyun { -1, -1 },
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun
76*4882a593Smuzhiyun /* PRM VP */
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /*
79*4882a593Smuzhiyun * struct omap3_vp - OMAP3 VP register access description.
80*4882a593Smuzhiyun * @tranxdone_status: VP_TRANXDONE_ST bitmask in PRM_IRQSTATUS_MPU reg
81*4882a593Smuzhiyun */
82*4882a593Smuzhiyun struct omap3_vp {
83*4882a593Smuzhiyun u32 tranxdone_status;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun static struct omap3_vp omap3_vp[] = {
87*4882a593Smuzhiyun [OMAP3_VP_VDD_MPU_ID] = {
88*4882a593Smuzhiyun .tranxdone_status = OMAP3430_VP1_TRANXDONE_ST_MASK,
89*4882a593Smuzhiyun },
90*4882a593Smuzhiyun [OMAP3_VP_VDD_CORE_ID] = {
91*4882a593Smuzhiyun .tranxdone_status = OMAP3430_VP2_TRANXDONE_ST_MASK,
92*4882a593Smuzhiyun },
93*4882a593Smuzhiyun };
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun #define MAX_VP_ID ARRAY_SIZE(omap3_vp);
96*4882a593Smuzhiyun
omap3_prm_vp_check_txdone(u8 vp_id)97*4882a593Smuzhiyun static u32 omap3_prm_vp_check_txdone(u8 vp_id)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun struct omap3_vp *vp = &omap3_vp[vp_id];
100*4882a593Smuzhiyun u32 irqstatus;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun irqstatus = omap2_prm_read_mod_reg(OCP_MOD,
103*4882a593Smuzhiyun OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
104*4882a593Smuzhiyun return irqstatus & vp->tranxdone_status;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
omap3_prm_vp_clear_txdone(u8 vp_id)107*4882a593Smuzhiyun static void omap3_prm_vp_clear_txdone(u8 vp_id)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun struct omap3_vp *vp = &omap3_vp[vp_id];
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun omap2_prm_write_mod_reg(vp->tranxdone_status,
112*4882a593Smuzhiyun OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun
omap3_prm_vcvp_read(u8 offset)115*4882a593Smuzhiyun u32 omap3_prm_vcvp_read(u8 offset)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun return omap2_prm_read_mod_reg(OMAP3430_GR_MOD, offset);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
omap3_prm_vcvp_write(u32 val,u8 offset)120*4882a593Smuzhiyun void omap3_prm_vcvp_write(u32 val, u8 offset)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun omap2_prm_write_mod_reg(val, OMAP3430_GR_MOD, offset);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
omap3_prm_vcvp_rmw(u32 mask,u32 bits,u8 offset)125*4882a593Smuzhiyun u32 omap3_prm_vcvp_rmw(u32 mask, u32 bits, u8 offset)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun return omap2_prm_rmw_mod_reg_bits(mask, bits, OMAP3430_GR_MOD, offset);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /**
131*4882a593Smuzhiyun * omap3xxx_prm_dpll3_reset - use DPLL3 reset to reboot the OMAP SoC
132*4882a593Smuzhiyun *
133*4882a593Smuzhiyun * Set the DPLL3 reset bit, which should reboot the SoC. This is the
134*4882a593Smuzhiyun * recommended way to restart the SoC, considering Errata i520. No
135*4882a593Smuzhiyun * return value.
136*4882a593Smuzhiyun */
omap3xxx_prm_dpll3_reset(void)137*4882a593Smuzhiyun static void omap3xxx_prm_dpll3_reset(void)
138*4882a593Smuzhiyun {
139*4882a593Smuzhiyun omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, OMAP3430_GR_MOD,
140*4882a593Smuzhiyun OMAP2_RM_RSTCTRL);
141*4882a593Smuzhiyun /* OCP barrier */
142*4882a593Smuzhiyun omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP2_RM_RSTCTRL);
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /**
146*4882a593Smuzhiyun * omap3xxx_prm_read_pending_irqs - read pending PRM MPU IRQs into @events
147*4882a593Smuzhiyun * @events: ptr to a u32, preallocated by caller
148*4882a593Smuzhiyun *
149*4882a593Smuzhiyun * Read PRM_IRQSTATUS_MPU bits, AND'ed with the currently-enabled PRM
150*4882a593Smuzhiyun * MPU IRQs, and store the result into the u32 pointed to by @events.
151*4882a593Smuzhiyun * No return value.
152*4882a593Smuzhiyun */
omap3xxx_prm_read_pending_irqs(unsigned long * events)153*4882a593Smuzhiyun static void omap3xxx_prm_read_pending_irqs(unsigned long *events)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun u32 mask, st;
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun /* XXX Can the mask read be avoided (e.g., can it come from RAM?) */
158*4882a593Smuzhiyun mask = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
159*4882a593Smuzhiyun st = omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun events[0] = mask & st;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
164*4882a593Smuzhiyun /**
165*4882a593Smuzhiyun * omap3xxx_prm_ocp_barrier - force buffered MPU writes to the PRM to complete
166*4882a593Smuzhiyun *
167*4882a593Smuzhiyun * Force any buffered writes to the PRM IP block to complete. Needed
168*4882a593Smuzhiyun * by the PRM IRQ handler, which reads and writes directly to the IP
169*4882a593Smuzhiyun * block, to avoid race conditions after acknowledging or clearing IRQ
170*4882a593Smuzhiyun * bits. No return value.
171*4882a593Smuzhiyun */
omap3xxx_prm_ocp_barrier(void)172*4882a593Smuzhiyun static void omap3xxx_prm_ocp_barrier(void)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun /**
178*4882a593Smuzhiyun * omap3xxx_prm_save_and_clear_irqen - save/clear PRM_IRQENABLE_MPU reg
179*4882a593Smuzhiyun * @saved_mask: ptr to a u32 array to save IRQENABLE bits
180*4882a593Smuzhiyun *
181*4882a593Smuzhiyun * Save the PRM_IRQENABLE_MPU register to @saved_mask. @saved_mask
182*4882a593Smuzhiyun * must be allocated by the caller. Intended to be used in the PRM
183*4882a593Smuzhiyun * interrupt handler suspend callback. The OCP barrier is needed to
184*4882a593Smuzhiyun * ensure the write to disable PRM interrupts reaches the PRM before
185*4882a593Smuzhiyun * returning; otherwise, spurious interrupts might occur. No return
186*4882a593Smuzhiyun * value.
187*4882a593Smuzhiyun */
omap3xxx_prm_save_and_clear_irqen(u32 * saved_mask)188*4882a593Smuzhiyun static void omap3xxx_prm_save_and_clear_irqen(u32 *saved_mask)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun saved_mask[0] = omap2_prm_read_mod_reg(OCP_MOD,
191*4882a593Smuzhiyun OMAP3_PRM_IRQENABLE_MPU_OFFSET);
192*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* OCP barrier */
195*4882a593Smuzhiyun omap2_prm_read_mod_reg(OCP_MOD, OMAP3_PRM_REVISION_OFFSET);
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /**
199*4882a593Smuzhiyun * omap3xxx_prm_restore_irqen - set PRM_IRQENABLE_MPU register from args
200*4882a593Smuzhiyun * @saved_mask: ptr to a u32 array of IRQENABLE bits saved previously
201*4882a593Smuzhiyun *
202*4882a593Smuzhiyun * Restore the PRM_IRQENABLE_MPU register from @saved_mask. Intended
203*4882a593Smuzhiyun * to be used in the PRM interrupt handler resume callback to restore
204*4882a593Smuzhiyun * values saved by omap3xxx_prm_save_and_clear_irqen(). No OCP
205*4882a593Smuzhiyun * barrier should be needed here; any pending PRM interrupts will fire
206*4882a593Smuzhiyun * once the writes reach the PRM. No return value.
207*4882a593Smuzhiyun */
omap3xxx_prm_restore_irqen(u32 * saved_mask)208*4882a593Smuzhiyun static void omap3xxx_prm_restore_irqen(u32 *saved_mask)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun omap2_prm_write_mod_reg(saved_mask[0], OCP_MOD,
211*4882a593Smuzhiyun OMAP3_PRM_IRQENABLE_MPU_OFFSET);
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /**
215*4882a593Smuzhiyun * omap3xxx_prm_clear_mod_irqs - clear wake-up events from PRCM interrupt
216*4882a593Smuzhiyun * @module: PRM module to clear wakeups from
217*4882a593Smuzhiyun * @regs: register set to clear, 1 or 3
218*4882a593Smuzhiyun * @wkst_mask: wkst bits to clear
219*4882a593Smuzhiyun *
220*4882a593Smuzhiyun * The purpose of this function is to clear any wake-up events latched
221*4882a593Smuzhiyun * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
222*4882a593Smuzhiyun * may occur whilst attempting to clear a PM_WKST_x register and thus
223*4882a593Smuzhiyun * set another bit in this register. A while loop is used to ensure
224*4882a593Smuzhiyun * that any peripheral wake-up events occurring while attempting to
225*4882a593Smuzhiyun * clear the PM_WKST_x are detected and cleared.
226*4882a593Smuzhiyun */
omap3xxx_prm_clear_mod_irqs(s16 module,u8 regs,u32 wkst_mask)227*4882a593Smuzhiyun static int omap3xxx_prm_clear_mod_irqs(s16 module, u8 regs, u32 wkst_mask)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun u32 wkst, fclk, iclk, clken;
230*4882a593Smuzhiyun u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
231*4882a593Smuzhiyun u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
232*4882a593Smuzhiyun u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
233*4882a593Smuzhiyun u16 grpsel_off = (regs == 3) ?
234*4882a593Smuzhiyun OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
235*4882a593Smuzhiyun int c = 0;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun wkst = omap2_prm_read_mod_reg(module, wkst_off);
238*4882a593Smuzhiyun wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
239*4882a593Smuzhiyun wkst &= wkst_mask;
240*4882a593Smuzhiyun if (wkst) {
241*4882a593Smuzhiyun iclk = omap2_cm_read_mod_reg(module, iclk_off);
242*4882a593Smuzhiyun fclk = omap2_cm_read_mod_reg(module, fclk_off);
243*4882a593Smuzhiyun while (wkst) {
244*4882a593Smuzhiyun clken = wkst;
245*4882a593Smuzhiyun omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
246*4882a593Smuzhiyun /*
247*4882a593Smuzhiyun * For USBHOST, we don't know whether HOST1 or
248*4882a593Smuzhiyun * HOST2 woke us up, so enable both f-clocks
249*4882a593Smuzhiyun */
250*4882a593Smuzhiyun if (module == OMAP3430ES2_USBHOST_MOD)
251*4882a593Smuzhiyun clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
252*4882a593Smuzhiyun omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
253*4882a593Smuzhiyun omap2_prm_write_mod_reg(wkst, module, wkst_off);
254*4882a593Smuzhiyun wkst = omap2_prm_read_mod_reg(module, wkst_off);
255*4882a593Smuzhiyun wkst &= wkst_mask;
256*4882a593Smuzhiyun c++;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun omap2_cm_write_mod_reg(iclk, module, iclk_off);
259*4882a593Smuzhiyun omap2_cm_write_mod_reg(fclk, module, fclk_off);
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun return c;
263*4882a593Smuzhiyun }
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun /**
266*4882a593Smuzhiyun * omap3_prm_reset_modem - toggle reset signal for modem
267*4882a593Smuzhiyun *
268*4882a593Smuzhiyun * Toggles the reset signal to modem IP block. Required to allow
269*4882a593Smuzhiyun * OMAP3430 without stacked modem to idle properly.
270*4882a593Smuzhiyun */
omap3_prm_reset_modem(void)271*4882a593Smuzhiyun void __init omap3_prm_reset_modem(void)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun omap2_prm_write_mod_reg(
274*4882a593Smuzhiyun OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
275*4882a593Smuzhiyun OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
276*4882a593Smuzhiyun CORE_MOD, OMAP2_RM_RSTCTRL);
277*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun /**
281*4882a593Smuzhiyun * omap3_prm_init_pm - initialize PM related registers for PRM
282*4882a593Smuzhiyun * @has_uart4: SoC has UART4
283*4882a593Smuzhiyun * @has_iva: SoC has IVA
284*4882a593Smuzhiyun *
285*4882a593Smuzhiyun * Initializes PRM registers for PM use. Called from PM init.
286*4882a593Smuzhiyun */
omap3_prm_init_pm(bool has_uart4,bool has_iva)287*4882a593Smuzhiyun void __init omap3_prm_init_pm(bool has_uart4, bool has_iva)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun u32 en_uart4_mask;
290*4882a593Smuzhiyun u32 grpsel_uart4_mask;
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /*
293*4882a593Smuzhiyun * Enable control of expternal oscillator through
294*4882a593Smuzhiyun * sys_clkreq. In the long run clock framework should
295*4882a593Smuzhiyun * take care of this.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
298*4882a593Smuzhiyun 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
299*4882a593Smuzhiyun OMAP3430_GR_MOD,
300*4882a593Smuzhiyun OMAP3_PRM_CLKSRC_CTRL_OFFSET);
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun /* setup wakup source */
303*4882a593Smuzhiyun omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
304*4882a593Smuzhiyun OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
305*4882a593Smuzhiyun WKUP_MOD, PM_WKEN);
306*4882a593Smuzhiyun /* No need to write EN_IO, that is always enabled */
307*4882a593Smuzhiyun omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
308*4882a593Smuzhiyun OMAP3430_GRPSEL_GPT1_MASK |
309*4882a593Smuzhiyun OMAP3430_GRPSEL_GPT12_MASK,
310*4882a593Smuzhiyun WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun /* Enable PM_WKEN to support DSS LPR */
313*4882a593Smuzhiyun omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
314*4882a593Smuzhiyun OMAP3430_DSS_MOD, PM_WKEN);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun if (has_uart4) {
317*4882a593Smuzhiyun en_uart4_mask = OMAP3630_EN_UART4_MASK;
318*4882a593Smuzhiyun grpsel_uart4_mask = OMAP3630_GRPSEL_UART4_MASK;
319*4882a593Smuzhiyun } else {
320*4882a593Smuzhiyun en_uart4_mask = 0;
321*4882a593Smuzhiyun grpsel_uart4_mask = 0;
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun /* Enable wakeups in PER */
325*4882a593Smuzhiyun omap2_prm_write_mod_reg(en_uart4_mask |
326*4882a593Smuzhiyun OMAP3430_EN_GPIO2_MASK |
327*4882a593Smuzhiyun OMAP3430_EN_GPIO3_MASK |
328*4882a593Smuzhiyun OMAP3430_EN_GPIO4_MASK |
329*4882a593Smuzhiyun OMAP3430_EN_GPIO5_MASK |
330*4882a593Smuzhiyun OMAP3430_EN_GPIO6_MASK |
331*4882a593Smuzhiyun OMAP3430_EN_UART3_MASK |
332*4882a593Smuzhiyun OMAP3430_EN_MCBSP2_MASK |
333*4882a593Smuzhiyun OMAP3430_EN_MCBSP3_MASK |
334*4882a593Smuzhiyun OMAP3430_EN_MCBSP4_MASK,
335*4882a593Smuzhiyun OMAP3430_PER_MOD, PM_WKEN);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* and allow them to wake up MPU */
338*4882a593Smuzhiyun omap2_prm_write_mod_reg(grpsel_uart4_mask |
339*4882a593Smuzhiyun OMAP3430_GRPSEL_GPIO2_MASK |
340*4882a593Smuzhiyun OMAP3430_GRPSEL_GPIO3_MASK |
341*4882a593Smuzhiyun OMAP3430_GRPSEL_GPIO4_MASK |
342*4882a593Smuzhiyun OMAP3430_GRPSEL_GPIO5_MASK |
343*4882a593Smuzhiyun OMAP3430_GRPSEL_GPIO6_MASK |
344*4882a593Smuzhiyun OMAP3430_GRPSEL_UART3_MASK |
345*4882a593Smuzhiyun OMAP3430_GRPSEL_MCBSP2_MASK |
346*4882a593Smuzhiyun OMAP3430_GRPSEL_MCBSP3_MASK |
347*4882a593Smuzhiyun OMAP3430_GRPSEL_MCBSP4_MASK,
348*4882a593Smuzhiyun OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Don't attach IVA interrupts */
351*4882a593Smuzhiyun if (has_iva) {
352*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
353*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
354*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
355*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD,
356*4882a593Smuzhiyun OMAP3430_PM_IVAGRPSEL);
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun /* Clear any pending 'reset' flags */
360*4882a593Smuzhiyun omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
361*4882a593Smuzhiyun omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
362*4882a593Smuzhiyun omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
363*4882a593Smuzhiyun omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
364*4882a593Smuzhiyun omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
365*4882a593Smuzhiyun omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
366*4882a593Smuzhiyun omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD,
367*4882a593Smuzhiyun OMAP2_RM_RSTST);
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun /* Clear any pending PRCM interrupts */
370*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
371*4882a593Smuzhiyun
372*4882a593Smuzhiyun /* We need to idle iva2_pwrdm even on am3703 with no iva2. */
373*4882a593Smuzhiyun omap3xxx_prm_iva_idle();
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun omap3_prm_reset_modem();
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun /**
379*4882a593Smuzhiyun * omap3430_pre_es3_1_reconfigure_io_chain - restart wake-up daisy chain
380*4882a593Smuzhiyun *
381*4882a593Smuzhiyun * The ST_IO_CHAIN bit does not exist in 3430 before es3.1. The only
382*4882a593Smuzhiyun * thing we can do is toggle EN_IO bit for earlier omaps.
383*4882a593Smuzhiyun */
omap3430_pre_es3_1_reconfigure_io_chain(void)384*4882a593Smuzhiyun static void omap3430_pre_es3_1_reconfigure_io_chain(void)
385*4882a593Smuzhiyun {
386*4882a593Smuzhiyun omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
387*4882a593Smuzhiyun PM_WKEN);
388*4882a593Smuzhiyun omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
389*4882a593Smuzhiyun PM_WKEN);
390*4882a593Smuzhiyun omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /**
394*4882a593Smuzhiyun * omap3_prm_reconfigure_io_chain - clear latches and reconfigure I/O chain
395*4882a593Smuzhiyun *
396*4882a593Smuzhiyun * Clear any previously-latched I/O wakeup events and ensure that the
397*4882a593Smuzhiyun * I/O wakeup gates are aligned with the current mux settings. Works
398*4882a593Smuzhiyun * by asserting WUCLKIN, waiting for WUCLKOUT to be asserted, and then
399*4882a593Smuzhiyun * deasserting WUCLKIN and clearing the ST_IO_CHAIN WKST bit. No
400*4882a593Smuzhiyun * return value. These registers are only available in 3430 es3.1 and later.
401*4882a593Smuzhiyun */
omap3_prm_reconfigure_io_chain(void)402*4882a593Smuzhiyun static void omap3_prm_reconfigure_io_chain(void)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun int i = 0;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
407*4882a593Smuzhiyun PM_WKEN);
408*4882a593Smuzhiyun
409*4882a593Smuzhiyun omap_test_timeout(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST) &
410*4882a593Smuzhiyun OMAP3430_ST_IO_CHAIN_MASK,
411*4882a593Smuzhiyun MAX_IOPAD_LATCH_TIME, i);
412*4882a593Smuzhiyun if (i == MAX_IOPAD_LATCH_TIME)
413*4882a593Smuzhiyun pr_warn("PRM: I/O chain clock line assertion timed out\n");
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
416*4882a593Smuzhiyun PM_WKEN);
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK, WKUP_MOD,
419*4882a593Smuzhiyun PM_WKST);
420*4882a593Smuzhiyun
421*4882a593Smuzhiyun omap2_prm_read_mod_reg(WKUP_MOD, PM_WKST);
422*4882a593Smuzhiyun }
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /**
425*4882a593Smuzhiyun * omap3xxx_prm_enable_io_wakeup - enable wakeup events from I/O wakeup latches
426*4882a593Smuzhiyun *
427*4882a593Smuzhiyun * Activates the I/O wakeup event latches and allows events logged by
428*4882a593Smuzhiyun * those latches to signal a wakeup event to the PRCM. For I/O
429*4882a593Smuzhiyun * wakeups to occur, WAKEUPENABLE bits must be set in the pad mux
430*4882a593Smuzhiyun * registers, and omap3xxx_prm_reconfigure_io_chain() must be called.
431*4882a593Smuzhiyun * No return value.
432*4882a593Smuzhiyun */
omap3xxx_prm_enable_io_wakeup(void)433*4882a593Smuzhiyun static void omap3xxx_prm_enable_io_wakeup(void)
434*4882a593Smuzhiyun {
435*4882a593Smuzhiyun if (prm_features & PRM_HAS_IO_WAKEUP)
436*4882a593Smuzhiyun omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
437*4882a593Smuzhiyun PM_WKEN);
438*4882a593Smuzhiyun }
439*4882a593Smuzhiyun
440*4882a593Smuzhiyun /**
441*4882a593Smuzhiyun * omap3xxx_prm_read_reset_sources - return the last SoC reset source
442*4882a593Smuzhiyun *
443*4882a593Smuzhiyun * Return a u32 representing the last reset sources of the SoC. The
444*4882a593Smuzhiyun * returned reset source bits are standardized across OMAP SoCs.
445*4882a593Smuzhiyun */
omap3xxx_prm_read_reset_sources(void)446*4882a593Smuzhiyun static u32 omap3xxx_prm_read_reset_sources(void)
447*4882a593Smuzhiyun {
448*4882a593Smuzhiyun struct prm_reset_src_map *p;
449*4882a593Smuzhiyun u32 r = 0;
450*4882a593Smuzhiyun u32 v;
451*4882a593Smuzhiyun
452*4882a593Smuzhiyun v = omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST);
453*4882a593Smuzhiyun
454*4882a593Smuzhiyun p = omap3xxx_prm_reset_src_map;
455*4882a593Smuzhiyun while (p->reg_shift >= 0 && p->std_shift >= 0) {
456*4882a593Smuzhiyun if (v & (1 << p->reg_shift))
457*4882a593Smuzhiyun r |= 1 << p->std_shift;
458*4882a593Smuzhiyun p++;
459*4882a593Smuzhiyun }
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun return r;
462*4882a593Smuzhiyun }
463*4882a593Smuzhiyun
464*4882a593Smuzhiyun /**
465*4882a593Smuzhiyun * omap3xxx_prm_iva_idle - ensure IVA is in idle so it can be put into retention
466*4882a593Smuzhiyun *
467*4882a593Smuzhiyun * In cases where IVA2 is activated by bootcode, it may prevent
468*4882a593Smuzhiyun * full-chip retention or off-mode because it is not idle. This
469*4882a593Smuzhiyun * function forces the IVA2 into idle state so it can go
470*4882a593Smuzhiyun * into retention/off and thus allow full-chip retention/off.
471*4882a593Smuzhiyun */
omap3xxx_prm_iva_idle(void)472*4882a593Smuzhiyun void omap3xxx_prm_iva_idle(void)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun /* ensure IVA2 clock is disabled */
475*4882a593Smuzhiyun omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun /* if no clock activity, nothing else to do */
478*4882a593Smuzhiyun if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
479*4882a593Smuzhiyun OMAP3430_CLKACTIVITY_IVA2_MASK))
480*4882a593Smuzhiyun return;
481*4882a593Smuzhiyun
482*4882a593Smuzhiyun /* Reset IVA2 */
483*4882a593Smuzhiyun omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
484*4882a593Smuzhiyun OMAP3430_RST2_IVA2_MASK |
485*4882a593Smuzhiyun OMAP3430_RST3_IVA2_MASK,
486*4882a593Smuzhiyun OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
487*4882a593Smuzhiyun
488*4882a593Smuzhiyun /* Enable IVA2 clock */
489*4882a593Smuzhiyun omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
490*4882a593Smuzhiyun OMAP3430_IVA2_MOD, CM_FCLKEN);
491*4882a593Smuzhiyun
492*4882a593Smuzhiyun /* Un-reset IVA2 */
493*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
494*4882a593Smuzhiyun
495*4882a593Smuzhiyun /* Disable IVA2 clock */
496*4882a593Smuzhiyun omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* Reset IVA2 */
499*4882a593Smuzhiyun omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
500*4882a593Smuzhiyun OMAP3430_RST2_IVA2_MASK |
501*4882a593Smuzhiyun OMAP3430_RST3_IVA2_MASK,
502*4882a593Smuzhiyun OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
503*4882a593Smuzhiyun }
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun /**
506*4882a593Smuzhiyun * omap3xxx_prm_clear_global_cold_reset - checks the global cold reset status
507*4882a593Smuzhiyun * and clears it if asserted
508*4882a593Smuzhiyun *
509*4882a593Smuzhiyun * Checks if cold-reset has occurred and clears the status bit if yes. Returns
510*4882a593Smuzhiyun * 1 if cold-reset has occurred, 0 otherwise.
511*4882a593Smuzhiyun */
omap3xxx_prm_clear_global_cold_reset(void)512*4882a593Smuzhiyun int omap3xxx_prm_clear_global_cold_reset(void)
513*4882a593Smuzhiyun {
514*4882a593Smuzhiyun if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
515*4882a593Smuzhiyun OMAP3430_GLOBAL_COLD_RST_MASK) {
516*4882a593Smuzhiyun omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
517*4882a593Smuzhiyun OMAP3430_GR_MOD,
518*4882a593Smuzhiyun OMAP3_PRM_RSTST_OFFSET);
519*4882a593Smuzhiyun return 1;
520*4882a593Smuzhiyun }
521*4882a593Smuzhiyun
522*4882a593Smuzhiyun return 0;
523*4882a593Smuzhiyun }
524*4882a593Smuzhiyun
omap3_prm_save_scratchpad_contents(u32 * ptr)525*4882a593Smuzhiyun void omap3_prm_save_scratchpad_contents(u32 *ptr)
526*4882a593Smuzhiyun {
527*4882a593Smuzhiyun *ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
528*4882a593Smuzhiyun OMAP3_PRM_CLKSRC_CTRL_OFFSET);
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun *ptr++ = omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
531*4882a593Smuzhiyun OMAP3_PRM_CLKSEL_OFFSET);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun /* Powerdomain low-level functions */
535*4882a593Smuzhiyun
omap3_pwrdm_set_next_pwrst(struct powerdomain * pwrdm,u8 pwrst)536*4882a593Smuzhiyun static int omap3_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
537*4882a593Smuzhiyun {
538*4882a593Smuzhiyun omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
539*4882a593Smuzhiyun (pwrst << OMAP_POWERSTATE_SHIFT),
540*4882a593Smuzhiyun pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
541*4882a593Smuzhiyun return 0;
542*4882a593Smuzhiyun }
543*4882a593Smuzhiyun
omap3_pwrdm_read_next_pwrst(struct powerdomain * pwrdm)544*4882a593Smuzhiyun static int omap3_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
545*4882a593Smuzhiyun {
546*4882a593Smuzhiyun return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
547*4882a593Smuzhiyun OMAP2_PM_PWSTCTRL,
548*4882a593Smuzhiyun OMAP_POWERSTATE_MASK);
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun
omap3_pwrdm_read_pwrst(struct powerdomain * pwrdm)551*4882a593Smuzhiyun static int omap3_pwrdm_read_pwrst(struct powerdomain *pwrdm)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
554*4882a593Smuzhiyun OMAP2_PM_PWSTST,
555*4882a593Smuzhiyun OMAP_POWERSTATEST_MASK);
556*4882a593Smuzhiyun }
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun /* Applicable only for OMAP3. Not supported on OMAP2 */
omap3_pwrdm_read_prev_pwrst(struct powerdomain * pwrdm)559*4882a593Smuzhiyun static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
560*4882a593Smuzhiyun {
561*4882a593Smuzhiyun return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
562*4882a593Smuzhiyun OMAP3430_PM_PREPWSTST,
563*4882a593Smuzhiyun OMAP3430_LASTPOWERSTATEENTERED_MASK);
564*4882a593Smuzhiyun }
565*4882a593Smuzhiyun
omap3_pwrdm_read_logic_pwrst(struct powerdomain * pwrdm)566*4882a593Smuzhiyun static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
567*4882a593Smuzhiyun {
568*4882a593Smuzhiyun return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
569*4882a593Smuzhiyun OMAP2_PM_PWSTST,
570*4882a593Smuzhiyun OMAP3430_LOGICSTATEST_MASK);
571*4882a593Smuzhiyun }
572*4882a593Smuzhiyun
omap3_pwrdm_read_logic_retst(struct powerdomain * pwrdm)573*4882a593Smuzhiyun static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
574*4882a593Smuzhiyun {
575*4882a593Smuzhiyun return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
576*4882a593Smuzhiyun OMAP2_PM_PWSTCTRL,
577*4882a593Smuzhiyun OMAP3430_LOGICSTATEST_MASK);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain * pwrdm)580*4882a593Smuzhiyun static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
581*4882a593Smuzhiyun {
582*4882a593Smuzhiyun return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
583*4882a593Smuzhiyun OMAP3430_PM_PREPWSTST,
584*4882a593Smuzhiyun OMAP3430_LASTLOGICSTATEENTERED_MASK);
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
omap3_get_mem_bank_lastmemst_mask(u8 bank)587*4882a593Smuzhiyun static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
588*4882a593Smuzhiyun {
589*4882a593Smuzhiyun switch (bank) {
590*4882a593Smuzhiyun case 0:
591*4882a593Smuzhiyun return OMAP3430_LASTMEM1STATEENTERED_MASK;
592*4882a593Smuzhiyun case 1:
593*4882a593Smuzhiyun return OMAP3430_LASTMEM2STATEENTERED_MASK;
594*4882a593Smuzhiyun case 2:
595*4882a593Smuzhiyun return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
596*4882a593Smuzhiyun case 3:
597*4882a593Smuzhiyun return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
598*4882a593Smuzhiyun default:
599*4882a593Smuzhiyun WARN_ON(1); /* should never happen */
600*4882a593Smuzhiyun return -EEXIST;
601*4882a593Smuzhiyun }
602*4882a593Smuzhiyun return 0;
603*4882a593Smuzhiyun }
604*4882a593Smuzhiyun
omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain * pwrdm,u8 bank)605*4882a593Smuzhiyun static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
606*4882a593Smuzhiyun {
607*4882a593Smuzhiyun u32 m;
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun m = omap3_get_mem_bank_lastmemst_mask(bank);
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
612*4882a593Smuzhiyun OMAP3430_PM_PREPWSTST, m);
613*4882a593Smuzhiyun }
614*4882a593Smuzhiyun
omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain * pwrdm)615*4882a593Smuzhiyun static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
616*4882a593Smuzhiyun {
617*4882a593Smuzhiyun omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
618*4882a593Smuzhiyun return 0;
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun
omap3_pwrdm_enable_hdwr_sar(struct powerdomain * pwrdm)621*4882a593Smuzhiyun static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
622*4882a593Smuzhiyun {
623*4882a593Smuzhiyun return omap2_prm_rmw_mod_reg_bits(0,
624*4882a593Smuzhiyun 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
625*4882a593Smuzhiyun pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
626*4882a593Smuzhiyun }
627*4882a593Smuzhiyun
omap3_pwrdm_disable_hdwr_sar(struct powerdomain * pwrdm)628*4882a593Smuzhiyun static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
629*4882a593Smuzhiyun {
630*4882a593Smuzhiyun return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
631*4882a593Smuzhiyun 0, pwrdm->prcm_offs,
632*4882a593Smuzhiyun OMAP2_PM_PWSTCTRL);
633*4882a593Smuzhiyun }
634*4882a593Smuzhiyun
635*4882a593Smuzhiyun struct pwrdm_ops omap3_pwrdm_operations = {
636*4882a593Smuzhiyun .pwrdm_set_next_pwrst = omap3_pwrdm_set_next_pwrst,
637*4882a593Smuzhiyun .pwrdm_read_next_pwrst = omap3_pwrdm_read_next_pwrst,
638*4882a593Smuzhiyun .pwrdm_read_pwrst = omap3_pwrdm_read_pwrst,
639*4882a593Smuzhiyun .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
640*4882a593Smuzhiyun .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
641*4882a593Smuzhiyun .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
642*4882a593Smuzhiyun .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
643*4882a593Smuzhiyun .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
644*4882a593Smuzhiyun .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
645*4882a593Smuzhiyun .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
646*4882a593Smuzhiyun .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
647*4882a593Smuzhiyun .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
648*4882a593Smuzhiyun .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
649*4882a593Smuzhiyun .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
650*4882a593Smuzhiyun .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
651*4882a593Smuzhiyun .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
652*4882a593Smuzhiyun .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
653*4882a593Smuzhiyun };
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun /*
656*4882a593Smuzhiyun *
657*4882a593Smuzhiyun */
658*4882a593Smuzhiyun
659*4882a593Smuzhiyun static int omap3xxx_prm_late_init(void);
660*4882a593Smuzhiyun
661*4882a593Smuzhiyun static struct prm_ll_data omap3xxx_prm_ll_data = {
662*4882a593Smuzhiyun .read_reset_sources = &omap3xxx_prm_read_reset_sources,
663*4882a593Smuzhiyun .late_init = &omap3xxx_prm_late_init,
664*4882a593Smuzhiyun .assert_hardreset = &omap2_prm_assert_hardreset,
665*4882a593Smuzhiyun .deassert_hardreset = &omap2_prm_deassert_hardreset,
666*4882a593Smuzhiyun .is_hardreset_asserted = &omap2_prm_is_hardreset_asserted,
667*4882a593Smuzhiyun .reset_system = &omap3xxx_prm_dpll3_reset,
668*4882a593Smuzhiyun .clear_mod_irqs = &omap3xxx_prm_clear_mod_irqs,
669*4882a593Smuzhiyun .vp_check_txdone = &omap3_prm_vp_check_txdone,
670*4882a593Smuzhiyun .vp_clear_txdone = &omap3_prm_vp_clear_txdone,
671*4882a593Smuzhiyun };
672*4882a593Smuzhiyun
omap3xxx_prm_init(const struct omap_prcm_init_data * data)673*4882a593Smuzhiyun int __init omap3xxx_prm_init(const struct omap_prcm_init_data *data)
674*4882a593Smuzhiyun {
675*4882a593Smuzhiyun omap2_clk_legacy_provider_init(TI_CLKM_PRM,
676*4882a593Smuzhiyun prm_base.va + OMAP3430_IVA2_MOD);
677*4882a593Smuzhiyun if (omap3_has_io_wakeup())
678*4882a593Smuzhiyun prm_features |= PRM_HAS_IO_WAKEUP;
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun return prm_register(&omap3xxx_prm_ll_data);
681*4882a593Smuzhiyun }
682*4882a593Smuzhiyun
683*4882a593Smuzhiyun static const struct of_device_id omap3_prm_dt_match_table[] = {
684*4882a593Smuzhiyun { .compatible = "ti,omap3-prm" },
685*4882a593Smuzhiyun { }
686*4882a593Smuzhiyun };
687*4882a593Smuzhiyun
omap3xxx_prm_late_init(void)688*4882a593Smuzhiyun static int omap3xxx_prm_late_init(void)
689*4882a593Smuzhiyun {
690*4882a593Smuzhiyun struct device_node *np;
691*4882a593Smuzhiyun int irq_num;
692*4882a593Smuzhiyun
693*4882a593Smuzhiyun if (!(prm_features & PRM_HAS_IO_WAKEUP))
694*4882a593Smuzhiyun return 0;
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun if (omap3_has_io_chain_ctrl())
697*4882a593Smuzhiyun omap3_prcm_irq_setup.reconfigure_io_chain =
698*4882a593Smuzhiyun omap3_prm_reconfigure_io_chain;
699*4882a593Smuzhiyun else
700*4882a593Smuzhiyun omap3_prcm_irq_setup.reconfigure_io_chain =
701*4882a593Smuzhiyun omap3430_pre_es3_1_reconfigure_io_chain;
702*4882a593Smuzhiyun
703*4882a593Smuzhiyun np = of_find_matching_node(NULL, omap3_prm_dt_match_table);
704*4882a593Smuzhiyun if (!np) {
705*4882a593Smuzhiyun pr_err("PRM: no device tree node for interrupt?\n");
706*4882a593Smuzhiyun
707*4882a593Smuzhiyun return -ENODEV;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
710*4882a593Smuzhiyun irq_num = of_irq_get(np, 0);
711*4882a593Smuzhiyun of_node_put(np);
712*4882a593Smuzhiyun if (irq_num == -EPROBE_DEFER)
713*4882a593Smuzhiyun return irq_num;
714*4882a593Smuzhiyun
715*4882a593Smuzhiyun omap3_prcm_irq_setup.irq = irq_num;
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun omap3xxx_prm_enable_io_wakeup();
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun return omap_prcm_register_chain_handler(&omap3_prcm_irq_setup);
720*4882a593Smuzhiyun }
721*4882a593Smuzhiyun
omap3xxx_prm_exit(void)722*4882a593Smuzhiyun static void __exit omap3xxx_prm_exit(void)
723*4882a593Smuzhiyun {
724*4882a593Smuzhiyun prm_unregister(&omap3xxx_prm_ll_data);
725*4882a593Smuzhiyun }
726*4882a593Smuzhiyun __exitcall(omap3xxx_prm_exit);
727