xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/prm2xxx_3xxx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OMAP2xxx/3xxx-common Power/Reset Management (PRM) register definitions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007-2009, 2011-2012 Texas Instruments, Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2008-2010 Nokia Corporation
7*4882a593Smuzhiyun  * Paul Walmsley
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * The PRM hardware modules on the OMAP2/3 are quite similar to each
10*4882a593Smuzhiyun  * other.  The PRM on OMAP4 has a new register layout, and is handled
11*4882a593Smuzhiyun  * in a separate file.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP2_PRM2XXX_3XXX_H
14*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP2_PRM2XXX_3XXX_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "prcm-common.h"
17*4882a593Smuzhiyun #include "prm.h"
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun /*
20*4882a593Smuzhiyun  * Module specific PRM register offsets from PRM_BASE + domain offset
21*4882a593Smuzhiyun  *
22*4882a593Smuzhiyun  * Use prm_{read,write}_mod_reg() with these registers.
23*4882a593Smuzhiyun  *
24*4882a593Smuzhiyun  * With a few exceptions, these are the register names beginning with
25*4882a593Smuzhiyun  * {PM,RM}_* on both OMAP2/3 SoC families..  (The exceptions are the
26*4882a593Smuzhiyun  * IRQSTATUS and IRQENABLE bits.)
27*4882a593Smuzhiyun  */
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /* Register offsets appearing on both OMAP2 and OMAP3 */
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define OMAP2_RM_RSTCTRL				0x0050
32*4882a593Smuzhiyun #define OMAP2_RM_RSTTIME				0x0054
33*4882a593Smuzhiyun #define OMAP2_RM_RSTST					0x0058
34*4882a593Smuzhiyun #define OMAP2_PM_PWSTCTRL				0x00e0
35*4882a593Smuzhiyun #define OMAP2_PM_PWSTST					0x00e4
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #define PM_WKEN						0x00a0
38*4882a593Smuzhiyun #define PM_WKEN1					PM_WKEN
39*4882a593Smuzhiyun #define PM_WKST						0x00b0
40*4882a593Smuzhiyun #define PM_WKST1					PM_WKST
41*4882a593Smuzhiyun #define PM_WKDEP					0x00c8
42*4882a593Smuzhiyun #define PM_EVGENCTRL					0x00d4
43*4882a593Smuzhiyun #define PM_EVGENONTIM					0x00d8
44*4882a593Smuzhiyun #define PM_EVGENOFFTIM					0x00dc
45*4882a593Smuzhiyun 
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun #ifndef __ASSEMBLER__
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun #include <linux/io.h>
50*4882a593Smuzhiyun #include "powerdomain.h"
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* Power/reset management domain register get/set */
omap2_prm_read_mod_reg(s16 module,u16 idx)53*4882a593Smuzhiyun static inline u32 omap2_prm_read_mod_reg(s16 module, u16 idx)
54*4882a593Smuzhiyun {
55*4882a593Smuzhiyun 	return readl_relaxed(prm_base.va + module + idx);
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun 
omap2_prm_write_mod_reg(u32 val,s16 module,u16 idx)58*4882a593Smuzhiyun static inline void omap2_prm_write_mod_reg(u32 val, s16 module, u16 idx)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	writel_relaxed(val, prm_base.va + module + idx);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Read-modify-write a register in a PRM module. Caller must lock */
omap2_prm_rmw_mod_reg_bits(u32 mask,u32 bits,s16 module,s16 idx)64*4882a593Smuzhiyun static inline u32 omap2_prm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module,
65*4882a593Smuzhiyun 					     s16 idx)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun 	u32 v;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	v = omap2_prm_read_mod_reg(module, idx);
70*4882a593Smuzhiyun 	v &= ~mask;
71*4882a593Smuzhiyun 	v |= bits;
72*4882a593Smuzhiyun 	omap2_prm_write_mod_reg(v, module, idx);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	return v;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun /* Read a PRM register, AND it, and shift the result down to bit 0 */
omap2_prm_read_mod_bits_shift(s16 domain,s16 idx,u32 mask)78*4882a593Smuzhiyun static inline u32 omap2_prm_read_mod_bits_shift(s16 domain, s16 idx, u32 mask)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun 	u32 v;
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	v = omap2_prm_read_mod_reg(domain, idx);
83*4882a593Smuzhiyun 	v &= mask;
84*4882a593Smuzhiyun 	v >>= __ffs(mask);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	return v;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun 
omap2_prm_set_mod_reg_bits(u32 bits,s16 module,s16 idx)89*4882a593Smuzhiyun static inline u32 omap2_prm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	return omap2_prm_rmw_mod_reg_bits(bits, bits, module, idx);
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun 
omap2_prm_clear_mod_reg_bits(u32 bits,s16 module,s16 idx)94*4882a593Smuzhiyun static inline u32 omap2_prm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun 	return omap2_prm_rmw_mod_reg_bits(bits, 0x0, module, idx);
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun /* These omap2_ PRM functions apply to both OMAP2 and 3 */
100*4882a593Smuzhiyun int omap2_prm_is_hardreset_asserted(u8 shift, u8 part, s16 prm_mod, u16 offset);
101*4882a593Smuzhiyun int omap2_prm_assert_hardreset(u8 shift, u8 part, s16 prm_mod,
102*4882a593Smuzhiyun 			       u16 offset);
103*4882a593Smuzhiyun int omap2_prm_deassert_hardreset(u8 rst_shift, u8 st_shift, u8 part,
104*4882a593Smuzhiyun 				 s16 prm_mod, u16 reset_offset,
105*4882a593Smuzhiyun 				 u16 st_offset);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun extern int omap2_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst);
108*4882a593Smuzhiyun extern int omap2_pwrdm_read_next_pwrst(struct powerdomain *pwrdm);
109*4882a593Smuzhiyun extern int omap2_pwrdm_read_pwrst(struct powerdomain *pwrdm);
110*4882a593Smuzhiyun extern int omap2_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
111*4882a593Smuzhiyun 				    u8 pwrst);
112*4882a593Smuzhiyun extern int omap2_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
113*4882a593Smuzhiyun 				     u8 pwrst);
114*4882a593Smuzhiyun extern int omap2_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank);
115*4882a593Smuzhiyun extern int omap2_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank);
116*4882a593Smuzhiyun extern int omap2_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst);
117*4882a593Smuzhiyun extern int omap2_pwrdm_wait_transition(struct powerdomain *pwrdm);
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun extern int omap2_clkdm_add_wkdep(struct clockdomain *clkdm1,
120*4882a593Smuzhiyun 				 struct clockdomain *clkdm2);
121*4882a593Smuzhiyun extern int omap2_clkdm_del_wkdep(struct clockdomain *clkdm1,
122*4882a593Smuzhiyun 				 struct clockdomain *clkdm2);
123*4882a593Smuzhiyun extern int omap2_clkdm_read_wkdep(struct clockdomain *clkdm1,
124*4882a593Smuzhiyun 				  struct clockdomain *clkdm2);
125*4882a593Smuzhiyun extern int omap2_clkdm_clear_all_wkdeps(struct clockdomain *clkdm);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun #endif /* __ASSEMBLER */
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun /*
130*4882a593Smuzhiyun  * Bits common to specific registers
131*4882a593Smuzhiyun  *
132*4882a593Smuzhiyun  * The 3430 register and bit names are generally used,
133*4882a593Smuzhiyun  * since they tend to make more sense
134*4882a593Smuzhiyun  */
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun /* PM_EVGENONTIM_MPU */
137*4882a593Smuzhiyun /* Named PM_EVEGENONTIM_MPU on the 24XX */
138*4882a593Smuzhiyun #define OMAP_ONTIMEVAL_SHIFT				0
139*4882a593Smuzhiyun #define OMAP_ONTIMEVAL_MASK				(0xffffffff << 0)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* PM_EVGENOFFTIM_MPU */
142*4882a593Smuzhiyun /* Named PM_EVEGENOFFTIM_MPU on the 24XX */
143*4882a593Smuzhiyun #define OMAP_OFFTIMEVAL_SHIFT				0
144*4882a593Smuzhiyun #define OMAP_OFFTIMEVAL_MASK				(0xffffffff << 0)
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun /* PRM_CLKSETUP and PRCM_VOLTSETUP */
147*4882a593Smuzhiyun /* Named PRCM_CLKSSETUP on the 24XX */
148*4882a593Smuzhiyun #define OMAP_SETUP_TIME_SHIFT				0
149*4882a593Smuzhiyun #define OMAP_SETUP_TIME_MASK				(0xffff << 0)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* PRM_CLKSRC_CTRL */
152*4882a593Smuzhiyun /* Named PRCM_CLKSRC_CTRL on the 24XX */
153*4882a593Smuzhiyun #define OMAP_SYSCLKDIV_SHIFT				6
154*4882a593Smuzhiyun #define OMAP_SYSCLKDIV_MASK				(0x3 << 6)
155*4882a593Smuzhiyun #define OMAP_SYSCLKDIV_WIDTH				2
156*4882a593Smuzhiyun #define OMAP_AUTOEXTCLKMODE_SHIFT			3
157*4882a593Smuzhiyun #define OMAP_AUTOEXTCLKMODE_MASK			(0x3 << 3)
158*4882a593Smuzhiyun #define OMAP_SYSCLKSEL_SHIFT				0
159*4882a593Smuzhiyun #define OMAP_SYSCLKSEL_MASK				(0x3 << 0)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* PM_EVGENCTRL_MPU */
162*4882a593Smuzhiyun #define OMAP_OFFLOADMODE_SHIFT				3
163*4882a593Smuzhiyun #define OMAP_OFFLOADMODE_MASK				(0x3 << 3)
164*4882a593Smuzhiyun #define OMAP_ONLOADMODE_SHIFT				1
165*4882a593Smuzhiyun #define OMAP_ONLOADMODE_MASK				(0x3 << 1)
166*4882a593Smuzhiyun #define OMAP_ENABLE_MASK				(1 << 0)
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun /* PRM_RSTTIME */
169*4882a593Smuzhiyun /* Named RM_RSTTIME_WKUP on the 24xx */
170*4882a593Smuzhiyun #define OMAP_RSTTIME2_SHIFT				8
171*4882a593Smuzhiyun #define OMAP_RSTTIME2_MASK				(0x1f << 8)
172*4882a593Smuzhiyun #define OMAP_RSTTIME1_SHIFT				0
173*4882a593Smuzhiyun #define OMAP_RSTTIME1_MASK				(0xff << 0)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* PRM_RSTCTRL */
176*4882a593Smuzhiyun /* Named RM_RSTCTRL_WKUP on the 24xx */
177*4882a593Smuzhiyun /* 2420 calls RST_DPLL3 'RST_DPLL' */
178*4882a593Smuzhiyun #define OMAP_RST_DPLL3_MASK				(1 << 2)
179*4882a593Smuzhiyun #define OMAP_RST_GS_MASK				(1 << 1)
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun /*
183*4882a593Smuzhiyun  * Bits common to module-shared registers
184*4882a593Smuzhiyun  *
185*4882a593Smuzhiyun  * Not all registers of a particular type support all of these bits -
186*4882a593Smuzhiyun  * check TRM if you are unsure
187*4882a593Smuzhiyun  */
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun /*
190*4882a593Smuzhiyun  * 24XX: RM_RSTST_MPU and RM_RSTST_DSP - on 24XX, 'COREDOMAINWKUP_RST' is
191*4882a593Smuzhiyun  *	 called 'COREWKUP_RST'
192*4882a593Smuzhiyun  *
193*4882a593Smuzhiyun  * 3430: RM_RSTST_IVA2, RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSS,
194*4882a593Smuzhiyun  *	 RM_RSTST_CAM, RM_RSTST_PER, RM_RSTST_NEON
195*4882a593Smuzhiyun  */
196*4882a593Smuzhiyun #define OMAP_COREDOMAINWKUP_RST_MASK			(1 << 3)
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun /*
199*4882a593Smuzhiyun  * 24XX: RM_RSTST_MPU, RM_RSTST_GFX, RM_RSTST_DSP
200*4882a593Smuzhiyun  *
201*4882a593Smuzhiyun  * 2430: RM_RSTST_MDM
202*4882a593Smuzhiyun  *
203*4882a593Smuzhiyun  * 3430: RM_RSTST_CORE, RM_RSTST_EMU
204*4882a593Smuzhiyun  */
205*4882a593Smuzhiyun #define OMAP_DOMAINWKUP_RST_MASK			(1 << 2)
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun /*
208*4882a593Smuzhiyun  * 24XX: RM_RSTST_MPU, RM_RSTST_WKUP, RM_RSTST_DSP
209*4882a593Smuzhiyun  *	 On 24XX, 'GLOBALWARM_RST' is called 'GLOBALWMPU_RST'.
210*4882a593Smuzhiyun  *
211*4882a593Smuzhiyun  * 2430: RM_RSTST_MDM
212*4882a593Smuzhiyun  *
213*4882a593Smuzhiyun  * 3430: RM_RSTST_CORE, RM_RSTST_EMU
214*4882a593Smuzhiyun  */
215*4882a593Smuzhiyun #define OMAP_GLOBALWARM_RST_SHIFT			1
216*4882a593Smuzhiyun #define OMAP_GLOBALWARM_RST_MASK			(1 << 1)
217*4882a593Smuzhiyun #define OMAP_GLOBALCOLD_RST_SHIFT			0
218*4882a593Smuzhiyun #define OMAP_GLOBALCOLD_RST_MASK			(1 << 0)
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun  * 24XX: PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_CORE, PM_WKDEP_DSP
222*4882a593Smuzhiyun  *	 2420 TRM sometimes uses "EN_WAKEUP" instead of "EN_WKUP"
223*4882a593Smuzhiyun  *
224*4882a593Smuzhiyun  * 2430: PM_WKDEP_MDM
225*4882a593Smuzhiyun  *
226*4882a593Smuzhiyun  * 3430: PM_WKDEP_IVA2, PM_WKDEP_GFX, PM_WKDEP_DSS, PM_WKDEP_CAM,
227*4882a593Smuzhiyun  *	 PM_WKDEP_PER
228*4882a593Smuzhiyun  */
229*4882a593Smuzhiyun #define OMAP_EN_WKUP_SHIFT				4
230*4882a593Smuzhiyun #define OMAP_EN_WKUP_MASK				(1 << 4)
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun /*
233*4882a593Smuzhiyun  * 24XX: PM_PWSTCTRL_MPU, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
234*4882a593Smuzhiyun  *	 PM_PWSTCTRL_DSP
235*4882a593Smuzhiyun  *
236*4882a593Smuzhiyun  * 2430: PM_PWSTCTRL_MDM
237*4882a593Smuzhiyun  *
238*4882a593Smuzhiyun  * 3430: PM_PWSTCTRL_IVA2, PM_PWSTCTRL_CORE, PM_PWSTCTRL_GFX,
239*4882a593Smuzhiyun  *	 PM_PWSTCTRL_DSS, PM_PWSTCTRL_CAM, PM_PWSTCTRL_PER,
240*4882a593Smuzhiyun  *	 PM_PWSTCTRL_NEON
241*4882a593Smuzhiyun  */
242*4882a593Smuzhiyun #define OMAP_LOGICRETSTATE_MASK				(1 << 2)
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun #endif
246