xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/prm2xxx.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * OMAP2xxx Power/Reset Management (PRM) register definitions
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2007-2009, 2011-2012 Texas Instruments, Inc.
6*4882a593Smuzhiyun  * Copyright (C) 2008-2010 Nokia Corporation
7*4882a593Smuzhiyun  * Paul Walmsley
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * The PRM hardware modules on the OMAP2/3 are quite similar to each
10*4882a593Smuzhiyun  * other.  The PRM on OMAP4 has a new register layout, and is handled
11*4882a593Smuzhiyun  * in a separate file.
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP2_PRM2XXX_H
14*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP2_PRM2XXX_H
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include "prcm-common.h"
17*4882a593Smuzhiyun #include "prm.h"
18*4882a593Smuzhiyun #include "prm2xxx_3xxx.h"
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define OMAP2420_PRM_REGADDR(module, reg)				\
21*4882a593Smuzhiyun 		OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE + (module) + (reg))
22*4882a593Smuzhiyun #define OMAP2430_PRM_REGADDR(module, reg)				\
23*4882a593Smuzhiyun 		OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE + (module) + (reg))
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun /*
26*4882a593Smuzhiyun  * OMAP2-specific global PRM registers
27*4882a593Smuzhiyun  * Use {read,write}l_relaxed() with these registers.
28*4882a593Smuzhiyun  *
29*4882a593Smuzhiyun  * With a few exceptions, these are the register names beginning with
30*4882a593Smuzhiyun  * PRCM_* on 24xx.  (The exceptions are the IRQSTATUS and IRQENABLE
31*4882a593Smuzhiyun  * bits.)
32*4882a593Smuzhiyun  *
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun 
35*4882a593Smuzhiyun #define OMAP2_PRCM_REVISION_OFFSET	0x0000
36*4882a593Smuzhiyun #define OMAP2420_PRCM_REVISION		OMAP2420_PRM_REGADDR(OCP_MOD, 0x0000)
37*4882a593Smuzhiyun #define OMAP2_PRCM_SYSCONFIG_OFFSET	0x0010
38*4882a593Smuzhiyun #define OMAP2420_PRCM_SYSCONFIG		OMAP2420_PRM_REGADDR(OCP_MOD, 0x0010)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #define OMAP2_PRCM_IRQSTATUS_MPU_OFFSET	0x0018
41*4882a593Smuzhiyun #define OMAP2420_PRCM_IRQSTATUS_MPU	OMAP2420_PRM_REGADDR(OCP_MOD, 0x0018)
42*4882a593Smuzhiyun #define OMAP2_PRCM_IRQENABLE_MPU_OFFSET	0x001c
43*4882a593Smuzhiyun #define OMAP2420_PRCM_IRQENABLE_MPU	OMAP2420_PRM_REGADDR(OCP_MOD, 0x001c)
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun #define OMAP2_PRCM_VOLTCTRL_OFFSET	0x0050
46*4882a593Smuzhiyun #define OMAP2420_PRCM_VOLTCTRL		OMAP2420_PRM_REGADDR(OCP_MOD, 0x0050)
47*4882a593Smuzhiyun #define OMAP2_PRCM_VOLTST_OFFSET	0x0054
48*4882a593Smuzhiyun #define OMAP2420_PRCM_VOLTST		OMAP2420_PRM_REGADDR(OCP_MOD, 0x0054)
49*4882a593Smuzhiyun #define OMAP2_PRCM_CLKSRC_CTRL_OFFSET	0x0060
50*4882a593Smuzhiyun #define OMAP2420_PRCM_CLKSRC_CTRL	OMAP2420_PRM_REGADDR(OCP_MOD, 0x0060)
51*4882a593Smuzhiyun #define OMAP2_PRCM_CLKOUT_CTRL_OFFSET	0x0070
52*4882a593Smuzhiyun #define OMAP2420_PRCM_CLKOUT_CTRL	OMAP2420_PRM_REGADDR(OCP_MOD, 0x0070)
53*4882a593Smuzhiyun #define OMAP2_PRCM_CLKEMUL_CTRL_OFFSET	0x0078
54*4882a593Smuzhiyun #define OMAP2420_PRCM_CLKEMUL_CTRL	OMAP2420_PRM_REGADDR(OCP_MOD, 0x0078)
55*4882a593Smuzhiyun #define OMAP2_PRCM_CLKCFG_CTRL_OFFSET	0x0080
56*4882a593Smuzhiyun #define OMAP2420_PRCM_CLKCFG_CTRL	OMAP2420_PRM_REGADDR(OCP_MOD, 0x0080)
57*4882a593Smuzhiyun #define OMAP2_PRCM_CLKCFG_STATUS_OFFSET	0x0084
58*4882a593Smuzhiyun #define OMAP2420_PRCM_CLKCFG_STATUS	OMAP2420_PRM_REGADDR(OCP_MOD, 0x0084)
59*4882a593Smuzhiyun #define OMAP2_PRCM_VOLTSETUP_OFFSET	0x0090
60*4882a593Smuzhiyun #define OMAP2420_PRCM_VOLTSETUP		OMAP2420_PRM_REGADDR(OCP_MOD, 0x0090)
61*4882a593Smuzhiyun #define OMAP2_PRCM_CLKSSETUP_OFFSET	0x0094
62*4882a593Smuzhiyun #define OMAP2420_PRCM_CLKSSETUP		OMAP2420_PRM_REGADDR(OCP_MOD, 0x0094)
63*4882a593Smuzhiyun #define OMAP2_PRCM_POLCTRL_OFFSET	0x0098
64*4882a593Smuzhiyun #define OMAP2420_PRCM_POLCTRL		OMAP2420_PRM_REGADDR(OCP_MOD, 0x0098)
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun #define OMAP2430_PRCM_REVISION		OMAP2430_PRM_REGADDR(OCP_MOD, 0x0000)
67*4882a593Smuzhiyun #define OMAP2430_PRCM_SYSCONFIG		OMAP2430_PRM_REGADDR(OCP_MOD, 0x0010)
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun #define OMAP2430_PRCM_IRQSTATUS_MPU	OMAP2430_PRM_REGADDR(OCP_MOD, 0x0018)
70*4882a593Smuzhiyun #define OMAP2430_PRCM_IRQENABLE_MPU	OMAP2430_PRM_REGADDR(OCP_MOD, 0x001c)
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun #define OMAP2430_PRCM_VOLTCTRL		OMAP2430_PRM_REGADDR(OCP_MOD, 0x0050)
73*4882a593Smuzhiyun #define OMAP2430_PRCM_VOLTST		OMAP2430_PRM_REGADDR(OCP_MOD, 0x0054)
74*4882a593Smuzhiyun #define OMAP2430_PRCM_CLKSRC_CTRL	OMAP2430_PRM_REGADDR(OCP_MOD, 0x0060)
75*4882a593Smuzhiyun #define OMAP2430_PRCM_CLKOUT_CTRL	OMAP2430_PRM_REGADDR(OCP_MOD, 0x0070)
76*4882a593Smuzhiyun #define OMAP2430_PRCM_CLKEMUL_CTRL	OMAP2430_PRM_REGADDR(OCP_MOD, 0x0078)
77*4882a593Smuzhiyun #define OMAP2430_PRCM_CLKCFG_CTRL	OMAP2430_PRM_REGADDR(OCP_MOD, 0x0080)
78*4882a593Smuzhiyun #define OMAP2430_PRCM_CLKCFG_STATUS	OMAP2430_PRM_REGADDR(OCP_MOD, 0x0084)
79*4882a593Smuzhiyun #define OMAP2430_PRCM_VOLTSETUP		OMAP2430_PRM_REGADDR(OCP_MOD, 0x0090)
80*4882a593Smuzhiyun #define OMAP2430_PRCM_CLKSSETUP		OMAP2430_PRM_REGADDR(OCP_MOD, 0x0094)
81*4882a593Smuzhiyun #define OMAP2430_PRCM_POLCTRL		OMAP2430_PRM_REGADDR(OCP_MOD, 0x0098)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /*
84*4882a593Smuzhiyun  * Module specific PRM register offsets from PRM_BASE + domain offset
85*4882a593Smuzhiyun  *
86*4882a593Smuzhiyun  * Use prm_{read,write}_mod_reg() with these registers.
87*4882a593Smuzhiyun  *
88*4882a593Smuzhiyun  * With a few exceptions, these are the register names beginning with
89*4882a593Smuzhiyun  * {PM,RM}_* on both OMAP2/3 SoC families..  (The exceptions are the
90*4882a593Smuzhiyun  * IRQSTATUS and IRQENABLE bits.)
91*4882a593Smuzhiyun  */
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun /* Register offsets appearing on both OMAP2 and OMAP3 */
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun #define OMAP2_RM_RSTCTRL				0x0050
96*4882a593Smuzhiyun #define OMAP2_RM_RSTTIME				0x0054
97*4882a593Smuzhiyun #define OMAP2_RM_RSTST					0x0058
98*4882a593Smuzhiyun #define OMAP2_PM_PWSTCTRL				0x00e0
99*4882a593Smuzhiyun #define OMAP2_PM_PWSTST					0x00e4
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define PM_WKEN						0x00a0
102*4882a593Smuzhiyun #define PM_WKEN1					PM_WKEN
103*4882a593Smuzhiyun #define PM_WKST						0x00b0
104*4882a593Smuzhiyun #define PM_WKST1					PM_WKST
105*4882a593Smuzhiyun #define PM_WKDEP					0x00c8
106*4882a593Smuzhiyun #define PM_EVGENCTRL					0x00d4
107*4882a593Smuzhiyun #define PM_EVGENONTIM					0x00d8
108*4882a593Smuzhiyun #define PM_EVGENOFFTIM					0x00dc
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* OMAP2xxx specific register offsets */
111*4882a593Smuzhiyun #define OMAP24XX_PM_WKEN2				0x00a4
112*4882a593Smuzhiyun #define OMAP24XX_PM_WKST2				0x00b4
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun #define OMAP24XX_PRCM_IRQSTATUS_DSP			0x00f0	/* IVA mod */
115*4882a593Smuzhiyun #define OMAP24XX_PRCM_IRQENABLE_DSP			0x00f4	/* IVA mod */
116*4882a593Smuzhiyun #define OMAP24XX_PRCM_IRQSTATUS_IVA			0x00f8
117*4882a593Smuzhiyun #define OMAP24XX_PRCM_IRQENABLE_IVA			0x00fc
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #ifndef __ASSEMBLER__
120*4882a593Smuzhiyun /* Function prototypes */
121*4882a593Smuzhiyun extern int omap2xxx_clkdm_sleep(struct clockdomain *clkdm);
122*4882a593Smuzhiyun extern int omap2xxx_clkdm_wakeup(struct clockdomain *clkdm);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun int __init omap2xxx_prm_init(const struct omap_prcm_init_data *data);
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun #endif
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun #endif
129