1*4882a593Smuzhiyun /* SPDX-License-Identifier: GPL-2.0-only */ 2*4882a593Smuzhiyun /* 3*4882a593Smuzhiyun * OMAP3430 Power/Reset Management register bits 4*4882a593Smuzhiyun * 5*4882a593Smuzhiyun * Copyright (C) 2007-2008 Texas Instruments, Inc. 6*4882a593Smuzhiyun * Copyright (C) 2007-2008 Nokia Corporation 7*4882a593Smuzhiyun * 8*4882a593Smuzhiyun * Written by Paul Walmsley 9*4882a593Smuzhiyun */ 10*4882a593Smuzhiyun #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H 11*4882a593Smuzhiyun #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_34XX_H 12*4882a593Smuzhiyun 13*4882a593Smuzhiyun 14*4882a593Smuzhiyun #include "prm3xxx.h" 15*4882a593Smuzhiyun 16*4882a593Smuzhiyun #define OMAP3430_ERROROFFSET_MASK (0xff << 24) 17*4882a593Smuzhiyun #define OMAP3430_ERRORGAIN_MASK (0xff << 16) 18*4882a593Smuzhiyun #define OMAP3430_INITVOLTAGE_MASK (0xff << 8) 19*4882a593Smuzhiyun #define OMAP3430_TIMEOUTEN_MASK (1 << 3) 20*4882a593Smuzhiyun #define OMAP3430_INITVDD_MASK (1 << 2) 21*4882a593Smuzhiyun #define OMAP3430_FORCEUPDATE_MASK (1 << 1) 22*4882a593Smuzhiyun #define OMAP3430_VPENABLE_MASK (1 << 0) 23*4882a593Smuzhiyun #define OMAP3430_SMPSWAITTIMEMIN_SHIFT 8 24*4882a593Smuzhiyun #define OMAP3430_VSTEPMIN_SHIFT 0 25*4882a593Smuzhiyun #define OMAP3430_SMPSWAITTIMEMAX_SHIFT 8 26*4882a593Smuzhiyun #define OMAP3430_VSTEPMAX_SHIFT 0 27*4882a593Smuzhiyun #define OMAP3430_VDDMAX_SHIFT 24 28*4882a593Smuzhiyun #define OMAP3430_VDDMIN_SHIFT 16 29*4882a593Smuzhiyun #define OMAP3430_TIMEOUT_SHIFT 0 30*4882a593Smuzhiyun #define OMAP3430_VPVOLTAGE_MASK (0xff << 0) 31*4882a593Smuzhiyun #define OMAP3430_EN_PER_SHIFT 7 32*4882a593Smuzhiyun #define OMAP3430_LOGICSTATEST_MASK (1 << 2) 33*4882a593Smuzhiyun #define OMAP3430_LASTLOGICSTATEENTERED_MASK (1 << 2) 34*4882a593Smuzhiyun #define OMAP3430_LASTPOWERSTATEENTERED_MASK (0x3 << 0) 35*4882a593Smuzhiyun #define OMAP3430_GRPSEL_MCBSP5_MASK (1 << 10) 36*4882a593Smuzhiyun #define OMAP3430_GRPSEL_MCBSP1_MASK (1 << 9) 37*4882a593Smuzhiyun #define OMAP3630_GRPSEL_UART4_MASK (1 << 18) 38*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPIO6_MASK (1 << 17) 39*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPIO5_MASK (1 << 16) 40*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPIO4_MASK (1 << 15) 41*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPIO3_MASK (1 << 14) 42*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPIO2_MASK (1 << 13) 43*4882a593Smuzhiyun #define OMAP3430_GRPSEL_UART3_MASK (1 << 11) 44*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPT8_MASK (1 << 9) 45*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPT7_MASK (1 << 8) 46*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPT6_MASK (1 << 7) 47*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPT5_MASK (1 << 6) 48*4882a593Smuzhiyun #define OMAP3430_GRPSEL_MCBSP4_MASK (1 << 2) 49*4882a593Smuzhiyun #define OMAP3430_GRPSEL_MCBSP3_MASK (1 << 1) 50*4882a593Smuzhiyun #define OMAP3430_GRPSEL_MCBSP2_MASK (1 << 0) 51*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPIO1_MASK (1 << 3) 52*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPT12_MASK (1 << 1) 53*4882a593Smuzhiyun #define OMAP3430_GRPSEL_GPT1_MASK (1 << 0) 54*4882a593Smuzhiyun #define OMAP3430_RST3_IVA2_MASK (1 << 2) 55*4882a593Smuzhiyun #define OMAP3430_RST2_IVA2_MASK (1 << 1) 56*4882a593Smuzhiyun #define OMAP3430_RST1_IVA2_MASK (1 << 0) 57*4882a593Smuzhiyun #define OMAP3430_L2FLATMEMONSTATE_MASK (0x3 << 22) 58*4882a593Smuzhiyun #define OMAP3430_SHAREDL2CACHEFLATONSTATE_MASK (0x3 << 20) 59*4882a593Smuzhiyun #define OMAP3430_L1FLATMEMONSTATE_MASK (0x3 << 18) 60*4882a593Smuzhiyun #define OMAP3430_SHAREDL1CACHEFLATONSTATE_MASK (0x3 << 16) 61*4882a593Smuzhiyun #define OMAP3430_L2FLATMEMRETSTATE_MASK (1 << 11) 62*4882a593Smuzhiyun #define OMAP3430_SHAREDL2CACHEFLATRETSTATE_MASK (1 << 10) 63*4882a593Smuzhiyun #define OMAP3430_L1FLATMEMRETSTATE_MASK (1 << 9) 64*4882a593Smuzhiyun #define OMAP3430_SHAREDL1CACHEFLATRETSTATE_MASK (1 << 8) 65*4882a593Smuzhiyun #define OMAP3430_L2FLATMEMSTATEST_MASK (0x3 << 10) 66*4882a593Smuzhiyun #define OMAP3430_SHAREDL2CACHEFLATSTATEST_MASK (0x3 << 8) 67*4882a593Smuzhiyun #define OMAP3430_L1FLATMEMSTATEST_MASK (0x3 << 6) 68*4882a593Smuzhiyun #define OMAP3430_SHAREDL1CACHEFLATSTATEST_MASK (0x3 << 4) 69*4882a593Smuzhiyun #define OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK (0x3 << 10) 70*4882a593Smuzhiyun #define OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK (0x3 << 8) 71*4882a593Smuzhiyun #define OMAP3430ES2_SND_PERIPH_DPLL_ST_SHIFT 25 72*4882a593Smuzhiyun #define OMAP3430_VP2_TRANXDONE_ST_MASK (1 << 21) 73*4882a593Smuzhiyun #define OMAP3430_VP1_TRANXDONE_ST_MASK (1 << 15) 74*4882a593Smuzhiyun #define OMAP3430_PRM_IRQSTATUS_MPU_IVA2_DPLL_ST_SHIFT 8 75*4882a593Smuzhiyun #define OMAP3430_MPU_DPLL_ST_SHIFT 7 76*4882a593Smuzhiyun #define OMAP3430_PERIPH_DPLL_ST_SHIFT 6 77*4882a593Smuzhiyun #define OMAP3430_CORE_DPLL_ST_SHIFT 5 78*4882a593Smuzhiyun #define OMAP3430ES2_SND_PERIPH_DPLL_RECAL_EN_SHIFT 25 79*4882a593Smuzhiyun #define OMAP3430_PRM_IRQENABLE_MPU_IVA2_DPLL_RECAL_EN_SHIFT 8 80*4882a593Smuzhiyun #define OMAP3430_MPU_DPLL_RECAL_EN_SHIFT 7 81*4882a593Smuzhiyun #define OMAP3430_PERIPH_DPLL_RECAL_EN_SHIFT 6 82*4882a593Smuzhiyun #define OMAP3430_CORE_DPLL_RECAL_EN_SHIFT 5 83*4882a593Smuzhiyun #define OMAP3430_PM_WKDEP_MPU_EN_DSS_SHIFT 5 84*4882a593Smuzhiyun #define OMAP3430_PM_WKDEP_MPU_EN_IVA2_SHIFT 2 85*4882a593Smuzhiyun #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK (1 << 1) 86*4882a593Smuzhiyun #define OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK (1 << 0) 87*4882a593Smuzhiyun #define OMAP3430_LASTMEM2STATEENTERED_MASK (0x3 << 6) 88*4882a593Smuzhiyun #define OMAP3430_LASTMEM1STATEENTERED_MASK (0x3 << 4) 89*4882a593Smuzhiyun #define OMAP3430_EN_IO_CHAIN_MASK (1 << 16) 90*4882a593Smuzhiyun #define OMAP3430_EN_IO_MASK (1 << 8) 91*4882a593Smuzhiyun #define OMAP3430_EN_GPIO1_MASK (1 << 3) 92*4882a593Smuzhiyun #define OMAP3430_ST_IO_CHAIN_MASK (1 << 16) 93*4882a593Smuzhiyun #define OMAP3430_ST_IO_MASK (1 << 8) 94*4882a593Smuzhiyun #define OMAP3430_SYS_CLKIN_SEL_SHIFT 0 95*4882a593Smuzhiyun #define OMAP3430_SYS_CLKIN_SEL_WIDTH 3 96*4882a593Smuzhiyun #define OMAP3430_CLKOUT_EN_SHIFT 7 97*4882a593Smuzhiyun #define OMAP3430_PM_WKEN_DSS_EN_DSS_MASK (1 << 0) 98*4882a593Smuzhiyun #define OMAP3430ES2_SAVEANDRESTORE_SHIFT 4 99*4882a593Smuzhiyun #define OMAP3430_PRM_VC_SMPS_SA_SA1_SHIFT 16 100*4882a593Smuzhiyun #define OMAP3430_PRM_VC_SMPS_SA_SA1_MASK (0x7f << 16) 101*4882a593Smuzhiyun #define OMAP3430_PRM_VC_SMPS_SA_SA0_SHIFT 0 102*4882a593Smuzhiyun #define OMAP3430_PRM_VC_SMPS_SA_SA0_MASK (0x7f << 0) 103*4882a593Smuzhiyun #define OMAP3430_VOLRA1_MASK (0xff << 16) 104*4882a593Smuzhiyun #define OMAP3430_VOLRA0_MASK (0xff << 0) 105*4882a593Smuzhiyun #define OMAP3430_CMDRA1_MASK (0xff << 16) 106*4882a593Smuzhiyun #define OMAP3430_CMDRA0_MASK (0xff << 0) 107*4882a593Smuzhiyun #define OMAP3430_VC_CMD_ON_SHIFT 24 108*4882a593Smuzhiyun #define OMAP3430_VC_CMD_ON_MASK (0xFF << 24) 109*4882a593Smuzhiyun #define OMAP3430_VC_CMD_ONLP_SHIFT 16 110*4882a593Smuzhiyun #define OMAP3430_VC_CMD_RET_SHIFT 8 111*4882a593Smuzhiyun #define OMAP3430_VC_CMD_OFF_SHIFT 0 112*4882a593Smuzhiyun #define OMAP3430_SREN_MASK (1 << 4) 113*4882a593Smuzhiyun #define OMAP3430_HSEN_MASK (1 << 3) 114*4882a593Smuzhiyun #define OMAP3430_MCODE_MASK (0x7 << 0) 115*4882a593Smuzhiyun #define OMAP3430_VALID_MASK (1 << 24) 116*4882a593Smuzhiyun #define OMAP3430_DATA_SHIFT 16 117*4882a593Smuzhiyun #define OMAP3430_REGADDR_SHIFT 8 118*4882a593Smuzhiyun #define OMAP3430_SLAVEADDR_SHIFT 0 119*4882a593Smuzhiyun #define OMAP3430_ICECRUSHER_RST_SHIFT 10 120*4882a593Smuzhiyun #define OMAP3430_ICEPICK_RST_SHIFT 9 121*4882a593Smuzhiyun #define OMAP3430_VDD2_VOLTAGE_MANAGER_RST_SHIFT 8 122*4882a593Smuzhiyun #define OMAP3430_VDD1_VOLTAGE_MANAGER_RST_SHIFT 7 123*4882a593Smuzhiyun #define OMAP3430_EXTERNAL_WARM_RST_SHIFT 6 124*4882a593Smuzhiyun #define OMAP3430_SECURE_WD_RST_SHIFT 5 125*4882a593Smuzhiyun #define OMAP3430_MPU_WD_RST_SHIFT 4 126*4882a593Smuzhiyun #define OMAP3430_SECURITY_VIOL_RST_SHIFT 3 127*4882a593Smuzhiyun #define OMAP3430_GLOBAL_SW_RST_SHIFT 1 128*4882a593Smuzhiyun #define OMAP3430_GLOBAL_COLD_RST_SHIFT 0 129*4882a593Smuzhiyun #define OMAP3430_GLOBAL_COLD_RST_MASK (1 << 0) 130*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTCTRL_SEL_VMODE (1 << 4) 131*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTCTRL_SEL_OFF (1 << 3) 132*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTCTRL_AUTO_OFF (1 << 2) 133*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTCTRL_AUTO_RET (1 << 1) 134*4882a593Smuzhiyun #define OMAP3430_PRM_VOLTCTRL_AUTO_SLEEP (1 << 0) 135*4882a593Smuzhiyun #define OMAP3430_SETUP_TIME2_MASK (0xffff << 16) 136*4882a593Smuzhiyun #define OMAP3430_SETUP_TIME1_MASK (0xffff << 0) 137*4882a593Smuzhiyun #define OMAP3430_PRM_POLCTRL_OFFMODE_POL (1 << 3) 138*4882a593Smuzhiyun #define OMAP3430_PRM_POLCTRL_CLKOUT_POL (1 << 2) 139*4882a593Smuzhiyun #define OMAP3430_PRM_POLCTRL_CLKREQ_POL (1 << 1) 140*4882a593Smuzhiyun #define OMAP3430_PRM_POLCTRL_EXTVOL_POL (1 << 0) 141*4882a593Smuzhiyun #endif 142