xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/omap_hwmod_7xx_data.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun  * Hardware modules present on the DRA7xx chips
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Paul Walmsley
8*4882a593Smuzhiyun  * Benoit Cousson
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * This file is automatically generated from the OMAP hardware databases.
11*4882a593Smuzhiyun  * We respectfully ask that any modifications to this file be coordinated
12*4882a593Smuzhiyun  * with the public linux-omap@vger.kernel.org mailing list and the
13*4882a593Smuzhiyun  * authors above to ensure that the autogeneration scripts are kept
14*4882a593Smuzhiyun  * up-to-date with the file contents.
15*4882a593Smuzhiyun  */
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include "omap_hwmod.h"
20*4882a593Smuzhiyun #include "omap_hwmod_common_data.h"
21*4882a593Smuzhiyun #include "cm1_7xx.h"
22*4882a593Smuzhiyun #include "cm2_7xx.h"
23*4882a593Smuzhiyun #include "prm7xx.h"
24*4882a593Smuzhiyun #include "soc.h"
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* Base offset for all DRA7XX interrupts external to MPUSS */
27*4882a593Smuzhiyun #define DRA7XX_IRQ_GIC_START	32
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun  * IP blocks
31*4882a593Smuzhiyun  */
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /*
34*4882a593Smuzhiyun  * 'dmm' class
35*4882a593Smuzhiyun  * instance(s): dmm
36*4882a593Smuzhiyun  */
37*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_dmm_hwmod_class = {
38*4882a593Smuzhiyun 	.name	= "dmm",
39*4882a593Smuzhiyun };
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* dmm */
42*4882a593Smuzhiyun static struct omap_hwmod dra7xx_dmm_hwmod = {
43*4882a593Smuzhiyun 	.name		= "dmm",
44*4882a593Smuzhiyun 	.class		= &dra7xx_dmm_hwmod_class,
45*4882a593Smuzhiyun 	.clkdm_name	= "emif_clkdm",
46*4882a593Smuzhiyun 	.prcm = {
47*4882a593Smuzhiyun 		.omap4 = {
48*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_EMIF_DMM_CLKCTRL_OFFSET,
49*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_EMIF_DMM_CONTEXT_OFFSET,
50*4882a593Smuzhiyun 		},
51*4882a593Smuzhiyun 	},
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun /*
55*4882a593Smuzhiyun  * 'l3' class
56*4882a593Smuzhiyun  * instance(s): l3_instr, l3_main_1, l3_main_2
57*4882a593Smuzhiyun  */
58*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_l3_hwmod_class = {
59*4882a593Smuzhiyun 	.name	= "l3",
60*4882a593Smuzhiyun };
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* l3_instr */
63*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l3_instr_hwmod = {
64*4882a593Smuzhiyun 	.name		= "l3_instr",
65*4882a593Smuzhiyun 	.class		= &dra7xx_l3_hwmod_class,
66*4882a593Smuzhiyun 	.clkdm_name	= "l3instr_clkdm",
67*4882a593Smuzhiyun 	.prcm = {
68*4882a593Smuzhiyun 		.omap4 = {
69*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
70*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
71*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_HWCTRL,
72*4882a593Smuzhiyun 		},
73*4882a593Smuzhiyun 	},
74*4882a593Smuzhiyun };
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun /* l3_main_1 */
77*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l3_main_1_hwmod = {
78*4882a593Smuzhiyun 	.name		= "l3_main_1",
79*4882a593Smuzhiyun 	.class		= &dra7xx_l3_hwmod_class,
80*4882a593Smuzhiyun 	.clkdm_name	= "l3main1_clkdm",
81*4882a593Smuzhiyun 	.prcm = {
82*4882a593Smuzhiyun 		.omap4 = {
83*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3MAIN1_L3_MAIN_1_CLKCTRL_OFFSET,
84*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3MAIN1_L3_MAIN_1_CONTEXT_OFFSET,
85*4882a593Smuzhiyun 		},
86*4882a593Smuzhiyun 	},
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /* l3_main_2 */
90*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l3_main_2_hwmod = {
91*4882a593Smuzhiyun 	.name		= "l3_main_2",
92*4882a593Smuzhiyun 	.class		= &dra7xx_l3_hwmod_class,
93*4882a593Smuzhiyun 	.clkdm_name	= "l3instr_clkdm",
94*4882a593Smuzhiyun 	.prcm = {
95*4882a593Smuzhiyun 		.omap4 = {
96*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3INSTR_L3_MAIN_2_CLKCTRL_OFFSET,
97*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3INSTR_L3_MAIN_2_CONTEXT_OFFSET,
98*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_HWCTRL,
99*4882a593Smuzhiyun 		},
100*4882a593Smuzhiyun 	},
101*4882a593Smuzhiyun };
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun /*
104*4882a593Smuzhiyun  * 'l4' class
105*4882a593Smuzhiyun  * instance(s): l4_cfg, l4_per1, l4_per2, l4_per3, l4_wkup
106*4882a593Smuzhiyun  */
107*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_l4_hwmod_class = {
108*4882a593Smuzhiyun 	.name	= "l4",
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun /* l4_cfg */
112*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l4_cfg_hwmod = {
113*4882a593Smuzhiyun 	.name		= "l4_cfg",
114*4882a593Smuzhiyun 	.class		= &dra7xx_l4_hwmod_class,
115*4882a593Smuzhiyun 	.clkdm_name	= "l4cfg_clkdm",
116*4882a593Smuzhiyun 	.prcm = {
117*4882a593Smuzhiyun 		.omap4 = {
118*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
119*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
120*4882a593Smuzhiyun 		},
121*4882a593Smuzhiyun 	},
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* l4_per1 */
125*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l4_per1_hwmod = {
126*4882a593Smuzhiyun 	.name		= "l4_per1",
127*4882a593Smuzhiyun 	.class		= &dra7xx_l4_hwmod_class,
128*4882a593Smuzhiyun 	.clkdm_name	= "l4per_clkdm",
129*4882a593Smuzhiyun 	.prcm = {
130*4882a593Smuzhiyun 		.omap4 = {
131*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L4PER_L4_PER1_CLKCTRL_OFFSET,
132*4882a593Smuzhiyun 			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
133*4882a593Smuzhiyun 		},
134*4882a593Smuzhiyun 	},
135*4882a593Smuzhiyun };
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* l4_per2 */
138*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l4_per2_hwmod = {
139*4882a593Smuzhiyun 	.name		= "l4_per2",
140*4882a593Smuzhiyun 	.class		= &dra7xx_l4_hwmod_class,
141*4882a593Smuzhiyun 	.clkdm_name	= "l4per2_clkdm",
142*4882a593Smuzhiyun 	.prcm = {
143*4882a593Smuzhiyun 		.omap4 = {
144*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L4PER2_L4_PER2_CLKCTRL_OFFSET,
145*4882a593Smuzhiyun 			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
146*4882a593Smuzhiyun 		},
147*4882a593Smuzhiyun 	},
148*4882a593Smuzhiyun };
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun /* l4_per3 */
151*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l4_per3_hwmod = {
152*4882a593Smuzhiyun 	.name		= "l4_per3",
153*4882a593Smuzhiyun 	.class		= &dra7xx_l4_hwmod_class,
154*4882a593Smuzhiyun 	.clkdm_name	= "l4per3_clkdm",
155*4882a593Smuzhiyun 	.prcm = {
156*4882a593Smuzhiyun 		.omap4 = {
157*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L4PER3_L4_PER3_CLKCTRL_OFFSET,
158*4882a593Smuzhiyun 			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
159*4882a593Smuzhiyun 		},
160*4882a593Smuzhiyun 	},
161*4882a593Smuzhiyun };
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun /* l4_wkup */
164*4882a593Smuzhiyun static struct omap_hwmod dra7xx_l4_wkup_hwmod = {
165*4882a593Smuzhiyun 	.name		= "l4_wkup",
166*4882a593Smuzhiyun 	.class		= &dra7xx_l4_hwmod_class,
167*4882a593Smuzhiyun 	.clkdm_name	= "wkupaon_clkdm",
168*4882a593Smuzhiyun 	.prcm = {
169*4882a593Smuzhiyun 		.omap4 = {
170*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_WKUPAON_L4_WKUP_CLKCTRL_OFFSET,
171*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_WKUPAON_L4_WKUP_CONTEXT_OFFSET,
172*4882a593Smuzhiyun 		},
173*4882a593Smuzhiyun 	},
174*4882a593Smuzhiyun };
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun /*
177*4882a593Smuzhiyun  * 'atl' class
178*4882a593Smuzhiyun  *
179*4882a593Smuzhiyun  */
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_atl_hwmod_class = {
182*4882a593Smuzhiyun 	.name	= "atl",
183*4882a593Smuzhiyun };
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun /* atl */
186*4882a593Smuzhiyun static struct omap_hwmod dra7xx_atl_hwmod = {
187*4882a593Smuzhiyun 	.name		= "atl",
188*4882a593Smuzhiyun 	.class		= &dra7xx_atl_hwmod_class,
189*4882a593Smuzhiyun 	.clkdm_name	= "atl_clkdm",
190*4882a593Smuzhiyun 	.main_clk	= "atl_gfclk_mux",
191*4882a593Smuzhiyun 	.prcm = {
192*4882a593Smuzhiyun 		.omap4 = {
193*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_ATL_ATL_CLKCTRL_OFFSET,
194*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_ATL_ATL_CONTEXT_OFFSET,
195*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_SWCTRL,
196*4882a593Smuzhiyun 		},
197*4882a593Smuzhiyun 	},
198*4882a593Smuzhiyun };
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun /*
201*4882a593Smuzhiyun  * 'bb2d' class
202*4882a593Smuzhiyun  *
203*4882a593Smuzhiyun  */
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_bb2d_hwmod_class = {
206*4882a593Smuzhiyun 	.name	= "bb2d",
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun /* bb2d */
210*4882a593Smuzhiyun static struct omap_hwmod dra7xx_bb2d_hwmod = {
211*4882a593Smuzhiyun 	.name		= "bb2d",
212*4882a593Smuzhiyun 	.class		= &dra7xx_bb2d_hwmod_class,
213*4882a593Smuzhiyun 	.clkdm_name	= "dss_clkdm",
214*4882a593Smuzhiyun 	.main_clk	= "dpll_core_h24x2_ck",
215*4882a593Smuzhiyun 	.prcm = {
216*4882a593Smuzhiyun 		.omap4 = {
217*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_DSS_BB2D_CLKCTRL_OFFSET,
218*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_DSS_BB2D_CONTEXT_OFFSET,
219*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_SWCTRL,
220*4882a593Smuzhiyun 		},
221*4882a593Smuzhiyun 	},
222*4882a593Smuzhiyun };
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun /*
225*4882a593Smuzhiyun  * 'ctrl_module' class
226*4882a593Smuzhiyun  *
227*4882a593Smuzhiyun  */
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_ctrl_module_hwmod_class = {
230*4882a593Smuzhiyun 	.name	= "ctrl_module",
231*4882a593Smuzhiyun };
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* ctrl_module_wkup */
234*4882a593Smuzhiyun static struct omap_hwmod dra7xx_ctrl_module_wkup_hwmod = {
235*4882a593Smuzhiyun 	.name		= "ctrl_module_wkup",
236*4882a593Smuzhiyun 	.class		= &dra7xx_ctrl_module_hwmod_class,
237*4882a593Smuzhiyun 	.clkdm_name	= "wkupaon_clkdm",
238*4882a593Smuzhiyun 	.prcm = {
239*4882a593Smuzhiyun 		.omap4 = {
240*4882a593Smuzhiyun 			.flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
241*4882a593Smuzhiyun 		},
242*4882a593Smuzhiyun 	},
243*4882a593Smuzhiyun };
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun /*
246*4882a593Smuzhiyun  * 'gpmc' class
247*4882a593Smuzhiyun  *
248*4882a593Smuzhiyun  */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun static struct omap_hwmod_class_sysconfig dra7xx_gpmc_sysc = {
251*4882a593Smuzhiyun 	.rev_offs	= 0x0000,
252*4882a593Smuzhiyun 	.sysc_offs	= 0x0010,
253*4882a593Smuzhiyun 	.syss_offs	= 0x0014,
254*4882a593Smuzhiyun 	.sysc_flags	= (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
255*4882a593Smuzhiyun 			   SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
256*4882a593Smuzhiyun 	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
257*4882a593Smuzhiyun 	.sysc_fields	= &omap_hwmod_sysc_type1,
258*4882a593Smuzhiyun };
259*4882a593Smuzhiyun 
260*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_gpmc_hwmod_class = {
261*4882a593Smuzhiyun 	.name	= "gpmc",
262*4882a593Smuzhiyun 	.sysc	= &dra7xx_gpmc_sysc,
263*4882a593Smuzhiyun };
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun /* gpmc */
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun static struct omap_hwmod dra7xx_gpmc_hwmod = {
268*4882a593Smuzhiyun 	.name		= "gpmc",
269*4882a593Smuzhiyun 	.class		= &dra7xx_gpmc_hwmod_class,
270*4882a593Smuzhiyun 	.clkdm_name	= "l3main1_clkdm",
271*4882a593Smuzhiyun 	/* Skip reset for CONFIG_OMAP_GPMC_DEBUG for bootloader timings */
272*4882a593Smuzhiyun 	.flags		= DEBUG_OMAP_GPMC_HWMOD_FLAGS,
273*4882a593Smuzhiyun 	.main_clk	= "l3_iclk_div",
274*4882a593Smuzhiyun 	.prcm = {
275*4882a593Smuzhiyun 		.omap4 = {
276*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3MAIN1_GPMC_CLKCTRL_OFFSET,
277*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3MAIN1_GPMC_CONTEXT_OFFSET,
278*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_HWCTRL,
279*4882a593Smuzhiyun 		},
280*4882a593Smuzhiyun 	},
281*4882a593Smuzhiyun };
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun /*
286*4882a593Smuzhiyun  * 'mpu' class
287*4882a593Smuzhiyun  *
288*4882a593Smuzhiyun  */
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_mpu_hwmod_class = {
291*4882a593Smuzhiyun 	.name	= "mpu",
292*4882a593Smuzhiyun };
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun /* mpu */
295*4882a593Smuzhiyun static struct omap_hwmod dra7xx_mpu_hwmod = {
296*4882a593Smuzhiyun 	.name		= "mpu",
297*4882a593Smuzhiyun 	.class		= &dra7xx_mpu_hwmod_class,
298*4882a593Smuzhiyun 	.clkdm_name	= "mpu_clkdm",
299*4882a593Smuzhiyun 	.flags		= HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
300*4882a593Smuzhiyun 	.main_clk	= "dpll_mpu_m2_ck",
301*4882a593Smuzhiyun 	.prcm = {
302*4882a593Smuzhiyun 		.omap4 = {
303*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_MPU_MPU_CLKCTRL_OFFSET,
304*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_MPU_MPU_CONTEXT_OFFSET,
305*4882a593Smuzhiyun 		},
306*4882a593Smuzhiyun 	},
307*4882a593Smuzhiyun };
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun /*
311*4882a593Smuzhiyun  * 'PCIE' class
312*4882a593Smuzhiyun  *
313*4882a593Smuzhiyun  */
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun /*
316*4882a593Smuzhiyun  * As noted in documentation for _reset() in omap_hwmod.c, the stock reset
317*4882a593Smuzhiyun  * functionality of OMAP HWMOD layer does not deassert the hardreset lines
318*4882a593Smuzhiyun  * associated with an IP automatically leaving the driver to handle that
319*4882a593Smuzhiyun  * by itself. This does not work for PCIeSS which needs the reset lines
320*4882a593Smuzhiyun  * deasserted for the driver to start accessing registers.
321*4882a593Smuzhiyun  *
322*4882a593Smuzhiyun  * We use a PCIeSS HWMOD class specific reset handler to deassert the hardreset
323*4882a593Smuzhiyun  * lines after asserting them.
324*4882a593Smuzhiyun  */
dra7xx_pciess_reset(struct omap_hwmod * oh)325*4882a593Smuzhiyun int dra7xx_pciess_reset(struct omap_hwmod *oh)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun 	int i;
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun 	for (i = 0; i < oh->rst_lines_cnt; i++) {
330*4882a593Smuzhiyun 		omap_hwmod_assert_hardreset(oh, oh->rst_lines[i].name);
331*4882a593Smuzhiyun 		omap_hwmod_deassert_hardreset(oh, oh->rst_lines[i].name);
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	return 0;
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_pciess_hwmod_class = {
338*4882a593Smuzhiyun 	.name	= "pcie",
339*4882a593Smuzhiyun 	.reset	= dra7xx_pciess_reset,
340*4882a593Smuzhiyun };
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun /* pcie1 */
343*4882a593Smuzhiyun static struct omap_hwmod_rst_info dra7xx_pciess1_resets[] = {
344*4882a593Smuzhiyun 	{ .name = "pcie", .rst_shift = 0 },
345*4882a593Smuzhiyun };
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun static struct omap_hwmod dra7xx_pciess1_hwmod = {
348*4882a593Smuzhiyun 	.name		= "pcie1",
349*4882a593Smuzhiyun 	.class		= &dra7xx_pciess_hwmod_class,
350*4882a593Smuzhiyun 	.clkdm_name	= "pcie_clkdm",
351*4882a593Smuzhiyun 	.rst_lines	= dra7xx_pciess1_resets,
352*4882a593Smuzhiyun 	.rst_lines_cnt	= ARRAY_SIZE(dra7xx_pciess1_resets),
353*4882a593Smuzhiyun 	.main_clk	= "l4_root_clk_div",
354*4882a593Smuzhiyun 	.prcm = {
355*4882a593Smuzhiyun 		.omap4 = {
356*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3INIT_PCIESS1_CLKCTRL_OFFSET,
357*4882a593Smuzhiyun 			.rstctrl_offs = DRA7XX_RM_L3INIT_PCIESS_RSTCTRL_OFFSET,
358*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3INIT_PCIESS1_CONTEXT_OFFSET,
359*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_SWCTRL,
360*4882a593Smuzhiyun 		},
361*4882a593Smuzhiyun 	},
362*4882a593Smuzhiyun };
363*4882a593Smuzhiyun 
364*4882a593Smuzhiyun /* pcie2 */
365*4882a593Smuzhiyun static struct omap_hwmod_rst_info dra7xx_pciess2_resets[] = {
366*4882a593Smuzhiyun 	{ .name = "pcie", .rst_shift = 1 },
367*4882a593Smuzhiyun };
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun /* pcie2 */
370*4882a593Smuzhiyun static struct omap_hwmod dra7xx_pciess2_hwmod = {
371*4882a593Smuzhiyun 	.name		= "pcie2",
372*4882a593Smuzhiyun 	.class		= &dra7xx_pciess_hwmod_class,
373*4882a593Smuzhiyun 	.clkdm_name	= "pcie_clkdm",
374*4882a593Smuzhiyun 	.rst_lines	= dra7xx_pciess2_resets,
375*4882a593Smuzhiyun 	.rst_lines_cnt	= ARRAY_SIZE(dra7xx_pciess2_resets),
376*4882a593Smuzhiyun 	.main_clk	= "l4_root_clk_div",
377*4882a593Smuzhiyun 	.prcm = {
378*4882a593Smuzhiyun 		.omap4 = {
379*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3INIT_PCIESS2_CLKCTRL_OFFSET,
380*4882a593Smuzhiyun 			.rstctrl_offs = DRA7XX_RM_L3INIT_PCIESS_RSTCTRL_OFFSET,
381*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3INIT_PCIESS2_CONTEXT_OFFSET,
382*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_SWCTRL,
383*4882a593Smuzhiyun 		},
384*4882a593Smuzhiyun 	},
385*4882a593Smuzhiyun };
386*4882a593Smuzhiyun 
387*4882a593Smuzhiyun /*
388*4882a593Smuzhiyun  * 'qspi' class
389*4882a593Smuzhiyun  *
390*4882a593Smuzhiyun  */
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun static struct omap_hwmod_class_sysconfig dra7xx_qspi_sysc = {
393*4882a593Smuzhiyun 	.rev_offs	= 0,
394*4882a593Smuzhiyun 	.sysc_offs	= 0x0010,
395*4882a593Smuzhiyun 	.sysc_flags	= SYSC_HAS_SIDLEMODE,
396*4882a593Smuzhiyun 	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
397*4882a593Smuzhiyun 			   SIDLE_SMART_WKUP),
398*4882a593Smuzhiyun 	.sysc_fields	= &omap_hwmod_sysc_type2,
399*4882a593Smuzhiyun };
400*4882a593Smuzhiyun 
401*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_qspi_hwmod_class = {
402*4882a593Smuzhiyun 	.name	= "qspi",
403*4882a593Smuzhiyun 	.sysc	= &dra7xx_qspi_sysc,
404*4882a593Smuzhiyun };
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun /* qspi */
407*4882a593Smuzhiyun static struct omap_hwmod dra7xx_qspi_hwmod = {
408*4882a593Smuzhiyun 	.name		= "qspi",
409*4882a593Smuzhiyun 	.class		= &dra7xx_qspi_hwmod_class,
410*4882a593Smuzhiyun 	.clkdm_name	= "l4per2_clkdm",
411*4882a593Smuzhiyun 	.main_clk	= "qspi_gfclk_div",
412*4882a593Smuzhiyun 	.prcm = {
413*4882a593Smuzhiyun 		.omap4 = {
414*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L4PER2_QSPI_CLKCTRL_OFFSET,
415*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L4PER2_QSPI_CONTEXT_OFFSET,
416*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_SWCTRL,
417*4882a593Smuzhiyun 		},
418*4882a593Smuzhiyun 	},
419*4882a593Smuzhiyun };
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun /*
422*4882a593Smuzhiyun  * 'sata' class
423*4882a593Smuzhiyun  *
424*4882a593Smuzhiyun  */
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun static struct omap_hwmod_class_sysconfig dra7xx_sata_sysc = {
427*4882a593Smuzhiyun 	.rev_offs	= 0x00fc,
428*4882a593Smuzhiyun 	.sysc_offs	= 0x0000,
429*4882a593Smuzhiyun 	.sysc_flags	= (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
430*4882a593Smuzhiyun 	.idlemodes	= (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
431*4882a593Smuzhiyun 			   SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
432*4882a593Smuzhiyun 			   MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
433*4882a593Smuzhiyun 	.sysc_fields	= &omap_hwmod_sysc_type2,
434*4882a593Smuzhiyun };
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_sata_hwmod_class = {
437*4882a593Smuzhiyun 	.name	= "sata",
438*4882a593Smuzhiyun 	.sysc	= &dra7xx_sata_sysc,
439*4882a593Smuzhiyun };
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun /* sata */
442*4882a593Smuzhiyun 
443*4882a593Smuzhiyun static struct omap_hwmod dra7xx_sata_hwmod = {
444*4882a593Smuzhiyun 	.name		= "sata",
445*4882a593Smuzhiyun 	.class		= &dra7xx_sata_hwmod_class,
446*4882a593Smuzhiyun 	.clkdm_name	= "l3init_clkdm",
447*4882a593Smuzhiyun 	.flags		= HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
448*4882a593Smuzhiyun 	.main_clk	= "func_48m_fclk",
449*4882a593Smuzhiyun 	.mpu_rt_idx	= 1,
450*4882a593Smuzhiyun 	.prcm = {
451*4882a593Smuzhiyun 		.omap4 = {
452*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3INIT_SATA_CLKCTRL_OFFSET,
453*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3INIT_SATA_CONTEXT_OFFSET,
454*4882a593Smuzhiyun 			.modulemode   = MODULEMODE_SWCTRL,
455*4882a593Smuzhiyun 		},
456*4882a593Smuzhiyun 	},
457*4882a593Smuzhiyun };
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun /*
460*4882a593Smuzhiyun  * 'vcp' class
461*4882a593Smuzhiyun  *
462*4882a593Smuzhiyun  */
463*4882a593Smuzhiyun 
464*4882a593Smuzhiyun static struct omap_hwmod_class dra7xx_vcp_hwmod_class = {
465*4882a593Smuzhiyun 	.name	= "vcp",
466*4882a593Smuzhiyun };
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun /* vcp1 */
469*4882a593Smuzhiyun static struct omap_hwmod dra7xx_vcp1_hwmod = {
470*4882a593Smuzhiyun 	.name		= "vcp1",
471*4882a593Smuzhiyun 	.class		= &dra7xx_vcp_hwmod_class,
472*4882a593Smuzhiyun 	.clkdm_name	= "l3main1_clkdm",
473*4882a593Smuzhiyun 	.main_clk	= "l3_iclk_div",
474*4882a593Smuzhiyun 	.prcm = {
475*4882a593Smuzhiyun 		.omap4 = {
476*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3MAIN1_VCP1_CLKCTRL_OFFSET,
477*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3MAIN1_VCP1_CONTEXT_OFFSET,
478*4882a593Smuzhiyun 		},
479*4882a593Smuzhiyun 	},
480*4882a593Smuzhiyun };
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun /* vcp2 */
483*4882a593Smuzhiyun static struct omap_hwmod dra7xx_vcp2_hwmod = {
484*4882a593Smuzhiyun 	.name		= "vcp2",
485*4882a593Smuzhiyun 	.class		= &dra7xx_vcp_hwmod_class,
486*4882a593Smuzhiyun 	.clkdm_name	= "l3main1_clkdm",
487*4882a593Smuzhiyun 	.main_clk	= "l3_iclk_div",
488*4882a593Smuzhiyun 	.prcm = {
489*4882a593Smuzhiyun 		.omap4 = {
490*4882a593Smuzhiyun 			.clkctrl_offs = DRA7XX_CM_L3MAIN1_VCP2_CLKCTRL_OFFSET,
491*4882a593Smuzhiyun 			.context_offs = DRA7XX_RM_L3MAIN1_VCP2_CONTEXT_OFFSET,
492*4882a593Smuzhiyun 		},
493*4882a593Smuzhiyun 	},
494*4882a593Smuzhiyun };
495*4882a593Smuzhiyun 
496*4882a593Smuzhiyun 
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun /*
499*4882a593Smuzhiyun  * Interfaces
500*4882a593Smuzhiyun  */
501*4882a593Smuzhiyun 
502*4882a593Smuzhiyun /* l3_main_1 -> dmm */
503*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__dmm = {
504*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
505*4882a593Smuzhiyun 	.slave		= &dra7xx_dmm_hwmod,
506*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
507*4882a593Smuzhiyun 	.user		= OCP_USER_SDMA,
508*4882a593Smuzhiyun };
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun /* l3_main_2 -> l3_instr */
511*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_2__l3_instr = {
512*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_2_hwmod,
513*4882a593Smuzhiyun 	.slave		= &dra7xx_l3_instr_hwmod,
514*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
515*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
516*4882a593Smuzhiyun };
517*4882a593Smuzhiyun 
518*4882a593Smuzhiyun /* l4_cfg -> l3_main_1 */
519*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_cfg__l3_main_1 = {
520*4882a593Smuzhiyun 	.master		= &dra7xx_l4_cfg_hwmod,
521*4882a593Smuzhiyun 	.slave		= &dra7xx_l3_main_1_hwmod,
522*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
523*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
524*4882a593Smuzhiyun };
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun /* mpu -> l3_main_1 */
527*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_mpu__l3_main_1 = {
528*4882a593Smuzhiyun 	.master		= &dra7xx_mpu_hwmod,
529*4882a593Smuzhiyun 	.slave		= &dra7xx_l3_main_1_hwmod,
530*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
531*4882a593Smuzhiyun 	.user		= OCP_USER_MPU,
532*4882a593Smuzhiyun };
533*4882a593Smuzhiyun 
534*4882a593Smuzhiyun /* l3_main_1 -> l3_main_2 */
535*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l3_main_2 = {
536*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
537*4882a593Smuzhiyun 	.slave		= &dra7xx_l3_main_2_hwmod,
538*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
539*4882a593Smuzhiyun 	.user		= OCP_USER_MPU,
540*4882a593Smuzhiyun };
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun /* l4_cfg -> l3_main_2 */
543*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_cfg__l3_main_2 = {
544*4882a593Smuzhiyun 	.master		= &dra7xx_l4_cfg_hwmod,
545*4882a593Smuzhiyun 	.slave		= &dra7xx_l3_main_2_hwmod,
546*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
547*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
548*4882a593Smuzhiyun };
549*4882a593Smuzhiyun 
550*4882a593Smuzhiyun /* l3_main_1 -> l4_cfg */
551*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_cfg = {
552*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
553*4882a593Smuzhiyun 	.slave		= &dra7xx_l4_cfg_hwmod,
554*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
555*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
556*4882a593Smuzhiyun };
557*4882a593Smuzhiyun 
558*4882a593Smuzhiyun /* l3_main_1 -> l4_per1 */
559*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_per1 = {
560*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
561*4882a593Smuzhiyun 	.slave		= &dra7xx_l4_per1_hwmod,
562*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
563*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
564*4882a593Smuzhiyun };
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun /* l3_main_1 -> l4_per2 */
567*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_per2 = {
568*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
569*4882a593Smuzhiyun 	.slave		= &dra7xx_l4_per2_hwmod,
570*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
571*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
572*4882a593Smuzhiyun };
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun /* l3_main_1 -> l4_per3 */
575*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_per3 = {
576*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
577*4882a593Smuzhiyun 	.slave		= &dra7xx_l4_per3_hwmod,
578*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
579*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
580*4882a593Smuzhiyun };
581*4882a593Smuzhiyun 
582*4882a593Smuzhiyun /* l3_main_1 -> l4_wkup */
583*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__l4_wkup = {
584*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
585*4882a593Smuzhiyun 	.slave		= &dra7xx_l4_wkup_hwmod,
586*4882a593Smuzhiyun 	.clk		= "wkupaon_iclk_mux",
587*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
588*4882a593Smuzhiyun };
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun /* l4_per2 -> atl */
591*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_per2__atl = {
592*4882a593Smuzhiyun 	.master		= &dra7xx_l4_per2_hwmod,
593*4882a593Smuzhiyun 	.slave		= &dra7xx_atl_hwmod,
594*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
595*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
596*4882a593Smuzhiyun };
597*4882a593Smuzhiyun 
598*4882a593Smuzhiyun /* l3_main_1 -> bb2d */
599*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__bb2d = {
600*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
601*4882a593Smuzhiyun 	.slave		= &dra7xx_bb2d_hwmod,
602*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
603*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
604*4882a593Smuzhiyun };
605*4882a593Smuzhiyun 
606*4882a593Smuzhiyun /* l4_wkup -> ctrl_module_wkup */
607*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_wkup__ctrl_module_wkup = {
608*4882a593Smuzhiyun 	.master		= &dra7xx_l4_wkup_hwmod,
609*4882a593Smuzhiyun 	.slave		= &dra7xx_ctrl_module_wkup_hwmod,
610*4882a593Smuzhiyun 	.clk		= "wkupaon_iclk_mux",
611*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
612*4882a593Smuzhiyun };
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun /* l3_main_1 -> gpmc */
615*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__gpmc = {
616*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
617*4882a593Smuzhiyun 	.slave		= &dra7xx_gpmc_hwmod,
618*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
619*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
620*4882a593Smuzhiyun };
621*4882a593Smuzhiyun 
622*4882a593Smuzhiyun /* l4_cfg -> mpu */
623*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_cfg__mpu = {
624*4882a593Smuzhiyun 	.master		= &dra7xx_l4_cfg_hwmod,
625*4882a593Smuzhiyun 	.slave		= &dra7xx_mpu_hwmod,
626*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
627*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
628*4882a593Smuzhiyun };
629*4882a593Smuzhiyun 
630*4882a593Smuzhiyun /* l3_main_1 -> pciess1 */
631*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pciess1 = {
632*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
633*4882a593Smuzhiyun 	.slave		= &dra7xx_pciess1_hwmod,
634*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
635*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
636*4882a593Smuzhiyun };
637*4882a593Smuzhiyun 
638*4882a593Smuzhiyun /* l4_cfg -> pciess1 */
639*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pciess1 = {
640*4882a593Smuzhiyun 	.master		= &dra7xx_l4_cfg_hwmod,
641*4882a593Smuzhiyun 	.slave		= &dra7xx_pciess1_hwmod,
642*4882a593Smuzhiyun 	.clk		= "l4_root_clk_div",
643*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
644*4882a593Smuzhiyun };
645*4882a593Smuzhiyun 
646*4882a593Smuzhiyun /* l3_main_1 -> pciess2 */
647*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__pciess2 = {
648*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
649*4882a593Smuzhiyun 	.slave		= &dra7xx_pciess2_hwmod,
650*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
651*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
652*4882a593Smuzhiyun };
653*4882a593Smuzhiyun 
654*4882a593Smuzhiyun /* l4_cfg -> pciess2 */
655*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_cfg__pciess2 = {
656*4882a593Smuzhiyun 	.master		= &dra7xx_l4_cfg_hwmod,
657*4882a593Smuzhiyun 	.slave		= &dra7xx_pciess2_hwmod,
658*4882a593Smuzhiyun 	.clk		= "l4_root_clk_div",
659*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
660*4882a593Smuzhiyun };
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun /* l3_main_1 -> qspi */
663*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__qspi = {
664*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
665*4882a593Smuzhiyun 	.slave		= &dra7xx_qspi_hwmod,
666*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
667*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
668*4882a593Smuzhiyun };
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun /* l4_cfg -> sata */
671*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_cfg__sata = {
672*4882a593Smuzhiyun 	.master		= &dra7xx_l4_cfg_hwmod,
673*4882a593Smuzhiyun 	.slave		= &dra7xx_sata_hwmod,
674*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
675*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
676*4882a593Smuzhiyun };
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun /* l3_main_1 -> vcp1 */
679*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__vcp1 = {
680*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
681*4882a593Smuzhiyun 	.slave		= &dra7xx_vcp1_hwmod,
682*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
683*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
684*4882a593Smuzhiyun };
685*4882a593Smuzhiyun 
686*4882a593Smuzhiyun /* l4_per2 -> vcp1 */
687*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_per2__vcp1 = {
688*4882a593Smuzhiyun 	.master		= &dra7xx_l4_per2_hwmod,
689*4882a593Smuzhiyun 	.slave		= &dra7xx_vcp1_hwmod,
690*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
691*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
692*4882a593Smuzhiyun };
693*4882a593Smuzhiyun 
694*4882a593Smuzhiyun /* l3_main_1 -> vcp2 */
695*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l3_main_1__vcp2 = {
696*4882a593Smuzhiyun 	.master		= &dra7xx_l3_main_1_hwmod,
697*4882a593Smuzhiyun 	.slave		= &dra7xx_vcp2_hwmod,
698*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
699*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
700*4882a593Smuzhiyun };
701*4882a593Smuzhiyun 
702*4882a593Smuzhiyun /* l4_per2 -> vcp2 */
703*4882a593Smuzhiyun static struct omap_hwmod_ocp_if dra7xx_l4_per2__vcp2 = {
704*4882a593Smuzhiyun 	.master		= &dra7xx_l4_per2_hwmod,
705*4882a593Smuzhiyun 	.slave		= &dra7xx_vcp2_hwmod,
706*4882a593Smuzhiyun 	.clk		= "l3_iclk_div",
707*4882a593Smuzhiyun 	.user		= OCP_USER_MPU | OCP_USER_SDMA,
708*4882a593Smuzhiyun };
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun static struct omap_hwmod_ocp_if *dra7xx_hwmod_ocp_ifs[] __initdata = {
711*4882a593Smuzhiyun 	&dra7xx_l3_main_1__dmm,
712*4882a593Smuzhiyun 	&dra7xx_l3_main_2__l3_instr,
713*4882a593Smuzhiyun 	&dra7xx_l4_cfg__l3_main_1,
714*4882a593Smuzhiyun 	&dra7xx_mpu__l3_main_1,
715*4882a593Smuzhiyun 	&dra7xx_l3_main_1__l3_main_2,
716*4882a593Smuzhiyun 	&dra7xx_l4_cfg__l3_main_2,
717*4882a593Smuzhiyun 	&dra7xx_l3_main_1__l4_cfg,
718*4882a593Smuzhiyun 	&dra7xx_l3_main_1__l4_per1,
719*4882a593Smuzhiyun 	&dra7xx_l3_main_1__l4_per2,
720*4882a593Smuzhiyun 	&dra7xx_l3_main_1__l4_per3,
721*4882a593Smuzhiyun 	&dra7xx_l3_main_1__l4_wkup,
722*4882a593Smuzhiyun 	&dra7xx_l4_per2__atl,
723*4882a593Smuzhiyun 	&dra7xx_l3_main_1__bb2d,
724*4882a593Smuzhiyun 	&dra7xx_l4_wkup__ctrl_module_wkup,
725*4882a593Smuzhiyun 	&dra7xx_l3_main_1__gpmc,
726*4882a593Smuzhiyun 	&dra7xx_l4_cfg__mpu,
727*4882a593Smuzhiyun 	&dra7xx_l3_main_1__pciess1,
728*4882a593Smuzhiyun 	&dra7xx_l4_cfg__pciess1,
729*4882a593Smuzhiyun 	&dra7xx_l3_main_1__pciess2,
730*4882a593Smuzhiyun 	&dra7xx_l4_cfg__pciess2,
731*4882a593Smuzhiyun 	&dra7xx_l3_main_1__qspi,
732*4882a593Smuzhiyun 	&dra7xx_l4_cfg__sata,
733*4882a593Smuzhiyun 	&dra7xx_l3_main_1__vcp1,
734*4882a593Smuzhiyun 	&dra7xx_l4_per2__vcp1,
735*4882a593Smuzhiyun 	&dra7xx_l3_main_1__vcp2,
736*4882a593Smuzhiyun 	&dra7xx_l4_per2__vcp2,
737*4882a593Smuzhiyun 	NULL,
738*4882a593Smuzhiyun };
739*4882a593Smuzhiyun 
740*4882a593Smuzhiyun /* SoC variant specific hwmod links */
741*4882a593Smuzhiyun static struct omap_hwmod_ocp_if *dra72x_hwmod_ocp_ifs[] __initdata = {
742*4882a593Smuzhiyun 	NULL,
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun 
745*4882a593Smuzhiyun static struct omap_hwmod_ocp_if *rtc_hwmod_ocp_ifs[] __initdata = {
746*4882a593Smuzhiyun 	NULL,
747*4882a593Smuzhiyun };
748*4882a593Smuzhiyun 
dra7xx_hwmod_init(void)749*4882a593Smuzhiyun int __init dra7xx_hwmod_init(void)
750*4882a593Smuzhiyun {
751*4882a593Smuzhiyun 	int ret;
752*4882a593Smuzhiyun 
753*4882a593Smuzhiyun 	omap_hwmod_init();
754*4882a593Smuzhiyun 	ret = omap_hwmod_register_links(dra7xx_hwmod_ocp_ifs);
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	if (!ret && soc_is_dra74x()) {
757*4882a593Smuzhiyun 		ret = omap_hwmod_register_links(rtc_hwmod_ocp_ifs);
758*4882a593Smuzhiyun 	} else if (!ret && soc_is_dra72x()) {
759*4882a593Smuzhiyun 		ret = omap_hwmod_register_links(dra72x_hwmod_ocp_ifs);
760*4882a593Smuzhiyun 		if (!ret && !of_machine_is_compatible("ti,dra718"))
761*4882a593Smuzhiyun 			ret = omap_hwmod_register_links(rtc_hwmod_ocp_ifs);
762*4882a593Smuzhiyun 	} else if (!ret && soc_is_dra76x()) {
763*4882a593Smuzhiyun 		if (!ret && soc_is_dra76x_abz())
764*4882a593Smuzhiyun 			ret = omap_hwmod_register_links(rtc_hwmod_ocp_ifs);
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	return ret;
768*4882a593Smuzhiyun }
769