xref: /OK3568_Linux_fs/kernel/arch/arm/mach-omap2/display.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * OMAP2plus display device setup / initialization.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2010 Texas Instruments Incorporated - https://www.ti.com/
5*4882a593Smuzhiyun  *	Senthilvadivu Guruswamy
6*4882a593Smuzhiyun  *	Sumit Semwal
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
9*4882a593Smuzhiyun  * it under the terms of the GNU General Public License version 2 as
10*4882a593Smuzhiyun  * published by the Free Software Foundation.
11*4882a593Smuzhiyun  *
12*4882a593Smuzhiyun  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13*4882a593Smuzhiyun  * kind, whether express or implied; without even the implied warranty
14*4882a593Smuzhiyun  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15*4882a593Smuzhiyun  * GNU General Public License for more details.
16*4882a593Smuzhiyun  */
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #include <linux/string.h>
19*4882a593Smuzhiyun #include <linux/kernel.h>
20*4882a593Smuzhiyun #include <linux/init.h>
21*4882a593Smuzhiyun #include <linux/platform_device.h>
22*4882a593Smuzhiyun #include <linux/io.h>
23*4882a593Smuzhiyun #include <linux/clk.h>
24*4882a593Smuzhiyun #include <linux/err.h>
25*4882a593Smuzhiyun #include <linux/delay.h>
26*4882a593Smuzhiyun #include <linux/of.h>
27*4882a593Smuzhiyun #include <linux/of_platform.h>
28*4882a593Smuzhiyun #include <linux/slab.h>
29*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
30*4882a593Smuzhiyun #include <linux/regmap.h>
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun #include <linux/platform_data/omapdss.h>
33*4882a593Smuzhiyun #include "omap_hwmod.h"
34*4882a593Smuzhiyun #include "omap_device.h"
35*4882a593Smuzhiyun #include "common.h"
36*4882a593Smuzhiyun 
37*4882a593Smuzhiyun #include "soc.h"
38*4882a593Smuzhiyun #include "iomap.h"
39*4882a593Smuzhiyun #include "control.h"
40*4882a593Smuzhiyun #include "display.h"
41*4882a593Smuzhiyun #include "prm.h"
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun #define DISPC_CONTROL		0x0040
44*4882a593Smuzhiyun #define DISPC_CONTROL2		0x0238
45*4882a593Smuzhiyun #define DISPC_CONTROL3		0x0848
46*4882a593Smuzhiyun #define DISPC_IRQSTATUS		0x0018
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #define DSS_CONTROL		0x40
49*4882a593Smuzhiyun #define DSS_SDI_CONTROL		0x44
50*4882a593Smuzhiyun #define DSS_PLL_CONTROL		0x48
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun #define LCD_EN_MASK		(0x1 << 0)
53*4882a593Smuzhiyun #define DIGIT_EN_MASK		(0x1 << 1)
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define FRAMEDONE_IRQ_SHIFT	0
56*4882a593Smuzhiyun #define EVSYNC_EVEN_IRQ_SHIFT	2
57*4882a593Smuzhiyun #define EVSYNC_ODD_IRQ_SHIFT	3
58*4882a593Smuzhiyun #define FRAMEDONE2_IRQ_SHIFT	22
59*4882a593Smuzhiyun #define FRAMEDONE3_IRQ_SHIFT	30
60*4882a593Smuzhiyun #define FRAMEDONETV_IRQ_SHIFT	24
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /*
63*4882a593Smuzhiyun  * FRAMEDONE_IRQ_TIMEOUT: how long (in milliseconds) to wait during DISPC
64*4882a593Smuzhiyun  *     reset before deciding that something has gone wrong
65*4882a593Smuzhiyun  */
66*4882a593Smuzhiyun #define FRAMEDONE_IRQ_TIMEOUT		100
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun #if defined(CONFIG_FB_OMAP2)
69*4882a593Smuzhiyun static struct platform_device omap_display_device = {
70*4882a593Smuzhiyun 	.name          = "omapdss",
71*4882a593Smuzhiyun 	.id            = -1,
72*4882a593Smuzhiyun 	.dev            = {
73*4882a593Smuzhiyun 		.platform_data = NULL,
74*4882a593Smuzhiyun 	},
75*4882a593Smuzhiyun };
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun #define OMAP4_DSIPHY_SYSCON_OFFSET		0x78
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun static struct regmap *omap4_dsi_mux_syscon;
80*4882a593Smuzhiyun 
omap4_dsi_mux_pads(int dsi_id,unsigned lanes)81*4882a593Smuzhiyun static int omap4_dsi_mux_pads(int dsi_id, unsigned lanes)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	u32 enable_mask, enable_shift;
84*4882a593Smuzhiyun 	u32 pipd_mask, pipd_shift;
85*4882a593Smuzhiyun 	u32 reg;
86*4882a593Smuzhiyun 	int ret;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	if (dsi_id == 0) {
89*4882a593Smuzhiyun 		enable_mask = OMAP4_DSI1_LANEENABLE_MASK;
90*4882a593Smuzhiyun 		enable_shift = OMAP4_DSI1_LANEENABLE_SHIFT;
91*4882a593Smuzhiyun 		pipd_mask = OMAP4_DSI1_PIPD_MASK;
92*4882a593Smuzhiyun 		pipd_shift = OMAP4_DSI1_PIPD_SHIFT;
93*4882a593Smuzhiyun 	} else if (dsi_id == 1) {
94*4882a593Smuzhiyun 		enable_mask = OMAP4_DSI2_LANEENABLE_MASK;
95*4882a593Smuzhiyun 		enable_shift = OMAP4_DSI2_LANEENABLE_SHIFT;
96*4882a593Smuzhiyun 		pipd_mask = OMAP4_DSI2_PIPD_MASK;
97*4882a593Smuzhiyun 		pipd_shift = OMAP4_DSI2_PIPD_SHIFT;
98*4882a593Smuzhiyun 	} else {
99*4882a593Smuzhiyun 		return -ENODEV;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	ret = regmap_read(omap4_dsi_mux_syscon,
103*4882a593Smuzhiyun 					  OMAP4_DSIPHY_SYSCON_OFFSET,
104*4882a593Smuzhiyun 					  &reg);
105*4882a593Smuzhiyun 	if (ret)
106*4882a593Smuzhiyun 		return ret;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	reg &= ~enable_mask;
109*4882a593Smuzhiyun 	reg &= ~pipd_mask;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	reg |= (lanes << enable_shift) & enable_mask;
112*4882a593Smuzhiyun 	reg |= (lanes << pipd_shift) & pipd_mask;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	regmap_write(omap4_dsi_mux_syscon, OMAP4_DSIPHY_SYSCON_OFFSET, reg);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun 
omap_dsi_enable_pads(int dsi_id,unsigned lane_mask)119*4882a593Smuzhiyun static int omap_dsi_enable_pads(int dsi_id, unsigned lane_mask)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun 	if (cpu_is_omap44xx())
122*4882a593Smuzhiyun 		return omap4_dsi_mux_pads(dsi_id, lane_mask);
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	return 0;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
omap_dsi_disable_pads(int dsi_id,unsigned lane_mask)127*4882a593Smuzhiyun static void omap_dsi_disable_pads(int dsi_id, unsigned lane_mask)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	if (cpu_is_omap44xx())
130*4882a593Smuzhiyun 		omap4_dsi_mux_pads(dsi_id, 0);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
omap_display_get_version(void)133*4882a593Smuzhiyun static enum omapdss_version __init omap_display_get_version(void)
134*4882a593Smuzhiyun {
135*4882a593Smuzhiyun 	if (cpu_is_omap24xx())
136*4882a593Smuzhiyun 		return OMAPDSS_VER_OMAP24xx;
137*4882a593Smuzhiyun 	else if (cpu_is_omap3630())
138*4882a593Smuzhiyun 		return OMAPDSS_VER_OMAP3630;
139*4882a593Smuzhiyun 	else if (cpu_is_omap34xx()) {
140*4882a593Smuzhiyun 		if (soc_is_am35xx()) {
141*4882a593Smuzhiyun 			return OMAPDSS_VER_AM35xx;
142*4882a593Smuzhiyun 		} else {
143*4882a593Smuzhiyun 			if (omap_rev() < OMAP3430_REV_ES3_0)
144*4882a593Smuzhiyun 				return OMAPDSS_VER_OMAP34xx_ES1;
145*4882a593Smuzhiyun 			else
146*4882a593Smuzhiyun 				return OMAPDSS_VER_OMAP34xx_ES3;
147*4882a593Smuzhiyun 		}
148*4882a593Smuzhiyun 	} else if (omap_rev() == OMAP4430_REV_ES1_0)
149*4882a593Smuzhiyun 		return OMAPDSS_VER_OMAP4430_ES1;
150*4882a593Smuzhiyun 	else if (omap_rev() == OMAP4430_REV_ES2_0 ||
151*4882a593Smuzhiyun 			omap_rev() == OMAP4430_REV_ES2_1 ||
152*4882a593Smuzhiyun 			omap_rev() == OMAP4430_REV_ES2_2)
153*4882a593Smuzhiyun 		return OMAPDSS_VER_OMAP4430_ES2;
154*4882a593Smuzhiyun 	else if (cpu_is_omap44xx())
155*4882a593Smuzhiyun 		return OMAPDSS_VER_OMAP4;
156*4882a593Smuzhiyun 	else if (soc_is_omap54xx())
157*4882a593Smuzhiyun 		return OMAPDSS_VER_OMAP5;
158*4882a593Smuzhiyun 	else if (soc_is_am43xx())
159*4882a593Smuzhiyun 		return OMAPDSS_VER_AM43xx;
160*4882a593Smuzhiyun 	else if (soc_is_dra7xx())
161*4882a593Smuzhiyun 		return OMAPDSS_VER_DRA7xx;
162*4882a593Smuzhiyun 	else
163*4882a593Smuzhiyun 		return OMAPDSS_VER_UNKNOWN;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun 
omapdss_init_fbdev(void)166*4882a593Smuzhiyun static int __init omapdss_init_fbdev(void)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	static struct omap_dss_board_info board_data = {
169*4882a593Smuzhiyun 		.dsi_enable_pads = omap_dsi_enable_pads,
170*4882a593Smuzhiyun 		.dsi_disable_pads = omap_dsi_disable_pads,
171*4882a593Smuzhiyun 	};
172*4882a593Smuzhiyun 	struct device_node *node;
173*4882a593Smuzhiyun 	int r;
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun 	board_data.version = omap_display_get_version();
176*4882a593Smuzhiyun 	if (board_data.version == OMAPDSS_VER_UNKNOWN) {
177*4882a593Smuzhiyun 		pr_err("DSS not supported on this SoC\n");
178*4882a593Smuzhiyun 		return -ENODEV;
179*4882a593Smuzhiyun 	}
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	omap_display_device.dev.platform_data = &board_data;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	r = platform_device_register(&omap_display_device);
184*4882a593Smuzhiyun 	if (r < 0) {
185*4882a593Smuzhiyun 		pr_err("Unable to register omapdss device\n");
186*4882a593Smuzhiyun 		return r;
187*4882a593Smuzhiyun 	}
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/* create vrfb device */
190*4882a593Smuzhiyun 	r = omap_init_vrfb();
191*4882a593Smuzhiyun 	if (r < 0) {
192*4882a593Smuzhiyun 		pr_err("Unable to register omapvrfb device\n");
193*4882a593Smuzhiyun 		return r;
194*4882a593Smuzhiyun 	}
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	/* create FB device */
197*4882a593Smuzhiyun 	r = omap_init_fb();
198*4882a593Smuzhiyun 	if (r < 0) {
199*4882a593Smuzhiyun 		pr_err("Unable to register omapfb device\n");
200*4882a593Smuzhiyun 		return r;
201*4882a593Smuzhiyun 	}
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	/* create V4L2 display device */
204*4882a593Smuzhiyun 	r = omap_init_vout();
205*4882a593Smuzhiyun 	if (r < 0) {
206*4882a593Smuzhiyun 		pr_err("Unable to register omap_vout device\n");
207*4882a593Smuzhiyun 		return r;
208*4882a593Smuzhiyun 	}
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	/* add DSI info for omap4 */
211*4882a593Smuzhiyun 	node = of_find_node_by_name(NULL, "omap4_padconf_global");
212*4882a593Smuzhiyun 	if (node)
213*4882a593Smuzhiyun 		omap4_dsi_mux_syscon = syscon_node_to_regmap(node);
214*4882a593Smuzhiyun 	of_node_put(node);
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun static const char * const omapdss_compat_names[] __initconst = {
220*4882a593Smuzhiyun 	"ti,omap2-dss",
221*4882a593Smuzhiyun 	"ti,omap3-dss",
222*4882a593Smuzhiyun 	"ti,omap4-dss",
223*4882a593Smuzhiyun 	"ti,omap5-dss",
224*4882a593Smuzhiyun 	"ti,dra7-dss",
225*4882a593Smuzhiyun };
226*4882a593Smuzhiyun 
omapdss_find_dss_of_node(void)227*4882a593Smuzhiyun static struct device_node * __init omapdss_find_dss_of_node(void)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	struct device_node *node;
230*4882a593Smuzhiyun 	int i;
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	for (i = 0; i < ARRAY_SIZE(omapdss_compat_names); ++i) {
233*4882a593Smuzhiyun 		node = of_find_compatible_node(NULL, NULL,
234*4882a593Smuzhiyun 			omapdss_compat_names[i]);
235*4882a593Smuzhiyun 		if (node)
236*4882a593Smuzhiyun 			return node;
237*4882a593Smuzhiyun 	}
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	return NULL;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
omapdss_init_of(void)242*4882a593Smuzhiyun static int __init omapdss_init_of(void)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	int r;
245*4882a593Smuzhiyun 	struct device_node *node;
246*4882a593Smuzhiyun 	struct platform_device *pdev;
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* only create dss helper devices if dss is enabled in the .dts */
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	node = omapdss_find_dss_of_node();
251*4882a593Smuzhiyun 	if (!node)
252*4882a593Smuzhiyun 		return 0;
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (!of_device_is_available(node)) {
255*4882a593Smuzhiyun 		of_node_put(node);
256*4882a593Smuzhiyun 		return 0;
257*4882a593Smuzhiyun 	}
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	pdev = of_find_device_by_node(node);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	if (!pdev) {
262*4882a593Smuzhiyun 		pr_err("Unable to find DSS platform device\n");
263*4882a593Smuzhiyun 		of_node_put(node);
264*4882a593Smuzhiyun 		return -ENODEV;
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	r = of_platform_populate(node, NULL, NULL, &pdev->dev);
268*4882a593Smuzhiyun 	put_device(&pdev->dev);
269*4882a593Smuzhiyun 	of_node_put(node);
270*4882a593Smuzhiyun 	if (r) {
271*4882a593Smuzhiyun 		pr_err("Unable to populate DSS submodule devices\n");
272*4882a593Smuzhiyun 		return r;
273*4882a593Smuzhiyun 	}
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	return omapdss_init_fbdev();
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun omap_device_initcall(omapdss_init_of);
278*4882a593Smuzhiyun #endif /* CONFIG_FB_OMAP2 */
279*4882a593Smuzhiyun 
dispc_disable_outputs(void)280*4882a593Smuzhiyun static void dispc_disable_outputs(void)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	u32 v, irq_mask = 0;
283*4882a593Smuzhiyun 	bool lcd_en, digit_en, lcd2_en = false, lcd3_en = false;
284*4882a593Smuzhiyun 	int i;
285*4882a593Smuzhiyun 	struct omap_dss_dispc_dev_attr *da;
286*4882a593Smuzhiyun 	struct omap_hwmod *oh;
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	oh = omap_hwmod_lookup("dss_dispc");
289*4882a593Smuzhiyun 	if (!oh) {
290*4882a593Smuzhiyun 		WARN(1, "display: could not disable outputs during reset - could not find dss_dispc hwmod\n");
291*4882a593Smuzhiyun 		return;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (!oh->dev_attr) {
295*4882a593Smuzhiyun 		pr_err("display: could not disable outputs during reset due to missing dev_attr\n");
296*4882a593Smuzhiyun 		return;
297*4882a593Smuzhiyun 	}
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	da = (struct omap_dss_dispc_dev_attr *)oh->dev_attr;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	/* store value of LCDENABLE and DIGITENABLE bits */
302*4882a593Smuzhiyun 	v = omap_hwmod_read(oh, DISPC_CONTROL);
303*4882a593Smuzhiyun 	lcd_en = v & LCD_EN_MASK;
304*4882a593Smuzhiyun 	digit_en = v & DIGIT_EN_MASK;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	/* store value of LCDENABLE for LCD2 */
307*4882a593Smuzhiyun 	if (da->manager_count > 2) {
308*4882a593Smuzhiyun 		v = omap_hwmod_read(oh, DISPC_CONTROL2);
309*4882a593Smuzhiyun 		lcd2_en = v & LCD_EN_MASK;
310*4882a593Smuzhiyun 	}
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	/* store value of LCDENABLE for LCD3 */
313*4882a593Smuzhiyun 	if (da->manager_count > 3) {
314*4882a593Smuzhiyun 		v = omap_hwmod_read(oh, DISPC_CONTROL3);
315*4882a593Smuzhiyun 		lcd3_en = v & LCD_EN_MASK;
316*4882a593Smuzhiyun 	}
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun 	if (!(lcd_en | digit_en | lcd2_en | lcd3_en))
319*4882a593Smuzhiyun 		return; /* no managers currently enabled */
320*4882a593Smuzhiyun 
321*4882a593Smuzhiyun 	/*
322*4882a593Smuzhiyun 	 * If any manager was enabled, we need to disable it before
323*4882a593Smuzhiyun 	 * DSS clocks are disabled or DISPC module is reset
324*4882a593Smuzhiyun 	 */
325*4882a593Smuzhiyun 	if (lcd_en)
326*4882a593Smuzhiyun 		irq_mask |= 1 << FRAMEDONE_IRQ_SHIFT;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	if (digit_en) {
329*4882a593Smuzhiyun 		if (da->has_framedonetv_irq) {
330*4882a593Smuzhiyun 			irq_mask |= 1 << FRAMEDONETV_IRQ_SHIFT;
331*4882a593Smuzhiyun 		} else {
332*4882a593Smuzhiyun 			irq_mask |= 1 << EVSYNC_EVEN_IRQ_SHIFT |
333*4882a593Smuzhiyun 				1 << EVSYNC_ODD_IRQ_SHIFT;
334*4882a593Smuzhiyun 		}
335*4882a593Smuzhiyun 	}
336*4882a593Smuzhiyun 
337*4882a593Smuzhiyun 	if (lcd2_en)
338*4882a593Smuzhiyun 		irq_mask |= 1 << FRAMEDONE2_IRQ_SHIFT;
339*4882a593Smuzhiyun 	if (lcd3_en)
340*4882a593Smuzhiyun 		irq_mask |= 1 << FRAMEDONE3_IRQ_SHIFT;
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/*
343*4882a593Smuzhiyun 	 * clear any previous FRAMEDONE, FRAMEDONETV,
344*4882a593Smuzhiyun 	 * EVSYNC_EVEN/ODD, FRAMEDONE2 or FRAMEDONE3 interrupts
345*4882a593Smuzhiyun 	 */
346*4882a593Smuzhiyun 	omap_hwmod_write(irq_mask, oh, DISPC_IRQSTATUS);
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	/* disable LCD and TV managers */
349*4882a593Smuzhiyun 	v = omap_hwmod_read(oh, DISPC_CONTROL);
350*4882a593Smuzhiyun 	v &= ~(LCD_EN_MASK | DIGIT_EN_MASK);
351*4882a593Smuzhiyun 	omap_hwmod_write(v, oh, DISPC_CONTROL);
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* disable LCD2 manager */
354*4882a593Smuzhiyun 	if (da->manager_count > 2) {
355*4882a593Smuzhiyun 		v = omap_hwmod_read(oh, DISPC_CONTROL2);
356*4882a593Smuzhiyun 		v &= ~LCD_EN_MASK;
357*4882a593Smuzhiyun 		omap_hwmod_write(v, oh, DISPC_CONTROL2);
358*4882a593Smuzhiyun 	}
359*4882a593Smuzhiyun 
360*4882a593Smuzhiyun 	/* disable LCD3 manager */
361*4882a593Smuzhiyun 	if (da->manager_count > 3) {
362*4882a593Smuzhiyun 		v = omap_hwmod_read(oh, DISPC_CONTROL3);
363*4882a593Smuzhiyun 		v &= ~LCD_EN_MASK;
364*4882a593Smuzhiyun 		omap_hwmod_write(v, oh, DISPC_CONTROL3);
365*4882a593Smuzhiyun 	}
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 	i = 0;
368*4882a593Smuzhiyun 	while ((omap_hwmod_read(oh, DISPC_IRQSTATUS) & irq_mask) !=
369*4882a593Smuzhiyun 	       irq_mask) {
370*4882a593Smuzhiyun 		i++;
371*4882a593Smuzhiyun 		if (i > FRAMEDONE_IRQ_TIMEOUT) {
372*4882a593Smuzhiyun 			pr_err("didn't get FRAMEDONE1/2/3 or TV interrupt\n");
373*4882a593Smuzhiyun 			break;
374*4882a593Smuzhiyun 		}
375*4882a593Smuzhiyun 		mdelay(1);
376*4882a593Smuzhiyun 	}
377*4882a593Smuzhiyun }
378*4882a593Smuzhiyun 
omap_dss_reset(struct omap_hwmod * oh)379*4882a593Smuzhiyun int omap_dss_reset(struct omap_hwmod *oh)
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct omap_hwmod_opt_clk *oc;
382*4882a593Smuzhiyun 	int c = 0;
383*4882a593Smuzhiyun 	int i, r;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	if (!(oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)) {
386*4882a593Smuzhiyun 		pr_err("dss_core: hwmod data doesn't contain reset data\n");
387*4882a593Smuzhiyun 		return -EINVAL;
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
391*4882a593Smuzhiyun 		if (oc->_clk)
392*4882a593Smuzhiyun 			clk_prepare_enable(oc->_clk);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	dispc_disable_outputs();
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* clear SDI registers */
397*4882a593Smuzhiyun 	if (cpu_is_omap3430()) {
398*4882a593Smuzhiyun 		omap_hwmod_write(0x0, oh, DSS_SDI_CONTROL);
399*4882a593Smuzhiyun 		omap_hwmod_write(0x0, oh, DSS_PLL_CONTROL);
400*4882a593Smuzhiyun 	}
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/*
403*4882a593Smuzhiyun 	 * clear DSS_CONTROL register to switch DSS clock sources to
404*4882a593Smuzhiyun 	 * PRCM clock, if any
405*4882a593Smuzhiyun 	 */
406*4882a593Smuzhiyun 	omap_hwmod_write(0x0, oh, DSS_CONTROL);
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	omap_test_timeout((omap_hwmod_read(oh, oh->class->sysc->syss_offs)
409*4882a593Smuzhiyun 				& SYSS_RESETDONE_MASK),
410*4882a593Smuzhiyun 			MAX_MODULE_SOFTRESET_WAIT, c);
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun 	if (c == MAX_MODULE_SOFTRESET_WAIT)
413*4882a593Smuzhiyun 		pr_warn("dss_core: waiting for reset to finish failed\n");
414*4882a593Smuzhiyun 	else
415*4882a593Smuzhiyun 		pr_debug("dss_core: softreset done\n");
416*4882a593Smuzhiyun 
417*4882a593Smuzhiyun 	for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
418*4882a593Smuzhiyun 		if (oc->_clk)
419*4882a593Smuzhiyun 			clk_disable_unprepare(oc->_clk);
420*4882a593Smuzhiyun 
421*4882a593Smuzhiyun 	r = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
422*4882a593Smuzhiyun 
423*4882a593Smuzhiyun 	return r;
424*4882a593Smuzhiyun }
425