1*4882a593Smuzhiyun // SPDX-License-Identifier: GPL-2.0-only
2*4882a593Smuzhiyun /*
3*4882a593Smuzhiyun * OMAP2/3 System Control Module register access
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Copyright (C) 2007, 2012 Texas Instruments, Inc.
6*4882a593Smuzhiyun * Copyright (C) 2007 Nokia Corporation
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * Written by Paul Walmsley
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun #undef DEBUG
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <linux/kernel.h>
13*4882a593Smuzhiyun #include <linux/io.h>
14*4882a593Smuzhiyun #include <linux/of_address.h>
15*4882a593Smuzhiyun #include <linux/regmap.h>
16*4882a593Smuzhiyun #include <linux/mfd/syscon.h>
17*4882a593Smuzhiyun #include <linux/cpu_pm.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include "soc.h"
20*4882a593Smuzhiyun #include "iomap.h"
21*4882a593Smuzhiyun #include "common.h"
22*4882a593Smuzhiyun #include "cm-regbits-34xx.h"
23*4882a593Smuzhiyun #include "prm-regbits-34xx.h"
24*4882a593Smuzhiyun #include "prm3xxx.h"
25*4882a593Smuzhiyun #include "cm3xxx.h"
26*4882a593Smuzhiyun #include "sdrc.h"
27*4882a593Smuzhiyun #include "pm.h"
28*4882a593Smuzhiyun #include "control.h"
29*4882a593Smuzhiyun #include "clock.h"
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* Used by omap3_ctrl_save_padconf() */
32*4882a593Smuzhiyun #define START_PADCONF_SAVE 0x2
33*4882a593Smuzhiyun #define PADCONF_SAVE_DONE 0x1
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun static void __iomem *omap2_ctrl_base;
36*4882a593Smuzhiyun static s16 omap2_ctrl_offset;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
39*4882a593Smuzhiyun struct omap3_scratchpad {
40*4882a593Smuzhiyun u32 boot_config_ptr;
41*4882a593Smuzhiyun u32 public_restore_ptr;
42*4882a593Smuzhiyun u32 secure_ram_restore_ptr;
43*4882a593Smuzhiyun u32 sdrc_module_semaphore;
44*4882a593Smuzhiyun u32 prcm_block_offset;
45*4882a593Smuzhiyun u32 sdrc_block_offset;
46*4882a593Smuzhiyun };
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun struct omap3_scratchpad_prcm_block {
49*4882a593Smuzhiyun u32 prm_contents[2];
50*4882a593Smuzhiyun u32 cm_contents[11];
51*4882a593Smuzhiyun u32 prcm_block_size;
52*4882a593Smuzhiyun };
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun struct omap3_scratchpad_sdrc_block {
55*4882a593Smuzhiyun u16 sysconfig;
56*4882a593Smuzhiyun u16 cs_cfg;
57*4882a593Smuzhiyun u16 sharing;
58*4882a593Smuzhiyun u16 err_type;
59*4882a593Smuzhiyun u32 dll_a_ctrl;
60*4882a593Smuzhiyun u32 dll_b_ctrl;
61*4882a593Smuzhiyun u32 power;
62*4882a593Smuzhiyun u32 cs_0;
63*4882a593Smuzhiyun u32 mcfg_0;
64*4882a593Smuzhiyun u16 mr_0;
65*4882a593Smuzhiyun u16 emr_1_0;
66*4882a593Smuzhiyun u16 emr_2_0;
67*4882a593Smuzhiyun u16 emr_3_0;
68*4882a593Smuzhiyun u32 actim_ctrla_0;
69*4882a593Smuzhiyun u32 actim_ctrlb_0;
70*4882a593Smuzhiyun u32 rfr_ctrl_0;
71*4882a593Smuzhiyun u32 cs_1;
72*4882a593Smuzhiyun u32 mcfg_1;
73*4882a593Smuzhiyun u16 mr_1;
74*4882a593Smuzhiyun u16 emr_1_1;
75*4882a593Smuzhiyun u16 emr_2_1;
76*4882a593Smuzhiyun u16 emr_3_1;
77*4882a593Smuzhiyun u32 actim_ctrla_1;
78*4882a593Smuzhiyun u32 actim_ctrlb_1;
79*4882a593Smuzhiyun u32 rfr_ctrl_1;
80*4882a593Smuzhiyun u16 dcdl_1_ctrl;
81*4882a593Smuzhiyun u16 dcdl_2_ctrl;
82*4882a593Smuzhiyun u32 flags;
83*4882a593Smuzhiyun u32 block_size;
84*4882a593Smuzhiyun };
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun void *omap3_secure_ram_storage;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /*
89*4882a593Smuzhiyun * This is used to store ARM registers in SDRAM before attempting
90*4882a593Smuzhiyun * an MPU OFF. The save and restore happens from the SRAM sleep code.
91*4882a593Smuzhiyun * The address is stored in scratchpad, so that it can be used
92*4882a593Smuzhiyun * during the restore path.
93*4882a593Smuzhiyun */
94*4882a593Smuzhiyun u32 omap3_arm_context[128];
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun struct omap3_control_regs {
97*4882a593Smuzhiyun u32 sysconfig;
98*4882a593Smuzhiyun u32 devconf0;
99*4882a593Smuzhiyun u32 mem_dftrw0;
100*4882a593Smuzhiyun u32 mem_dftrw1;
101*4882a593Smuzhiyun u32 msuspendmux_0;
102*4882a593Smuzhiyun u32 msuspendmux_1;
103*4882a593Smuzhiyun u32 msuspendmux_2;
104*4882a593Smuzhiyun u32 msuspendmux_3;
105*4882a593Smuzhiyun u32 msuspendmux_4;
106*4882a593Smuzhiyun u32 msuspendmux_5;
107*4882a593Smuzhiyun u32 sec_ctrl;
108*4882a593Smuzhiyun u32 devconf1;
109*4882a593Smuzhiyun u32 csirxfe;
110*4882a593Smuzhiyun u32 iva2_bootaddr;
111*4882a593Smuzhiyun u32 iva2_bootmod;
112*4882a593Smuzhiyun u32 wkup_ctrl;
113*4882a593Smuzhiyun u32 debobs_0;
114*4882a593Smuzhiyun u32 debobs_1;
115*4882a593Smuzhiyun u32 debobs_2;
116*4882a593Smuzhiyun u32 debobs_3;
117*4882a593Smuzhiyun u32 debobs_4;
118*4882a593Smuzhiyun u32 debobs_5;
119*4882a593Smuzhiyun u32 debobs_6;
120*4882a593Smuzhiyun u32 debobs_7;
121*4882a593Smuzhiyun u32 debobs_8;
122*4882a593Smuzhiyun u32 prog_io0;
123*4882a593Smuzhiyun u32 prog_io1;
124*4882a593Smuzhiyun u32 dss_dpll_spreading;
125*4882a593Smuzhiyun u32 core_dpll_spreading;
126*4882a593Smuzhiyun u32 per_dpll_spreading;
127*4882a593Smuzhiyun u32 usbhost_dpll_spreading;
128*4882a593Smuzhiyun u32 pbias_lite;
129*4882a593Smuzhiyun u32 temp_sensor;
130*4882a593Smuzhiyun u32 sramldo4;
131*4882a593Smuzhiyun u32 sramldo5;
132*4882a593Smuzhiyun u32 csi;
133*4882a593Smuzhiyun u32 padconf_sys_nirq;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun static struct omap3_control_regs control_context;
137*4882a593Smuzhiyun #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
138*4882a593Smuzhiyun
omap2_set_globals_control(void __iomem * ctrl)139*4882a593Smuzhiyun void __init omap2_set_globals_control(void __iomem *ctrl)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun omap2_ctrl_base = ctrl;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
omap_ctrl_readb(u16 offset)144*4882a593Smuzhiyun u8 omap_ctrl_readb(u16 offset)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun u32 val;
147*4882a593Smuzhiyun u8 byte_offset = offset & 0x3;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun val = omap_ctrl_readl(offset);
150*4882a593Smuzhiyun
151*4882a593Smuzhiyun return (val >> (byte_offset * 8)) & 0xff;
152*4882a593Smuzhiyun }
153*4882a593Smuzhiyun
omap_ctrl_readw(u16 offset)154*4882a593Smuzhiyun u16 omap_ctrl_readw(u16 offset)
155*4882a593Smuzhiyun {
156*4882a593Smuzhiyun u32 val;
157*4882a593Smuzhiyun u16 byte_offset = offset & 0x2;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun val = omap_ctrl_readl(offset);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return (val >> (byte_offset * 8)) & 0xffff;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
omap_ctrl_readl(u16 offset)164*4882a593Smuzhiyun u32 omap_ctrl_readl(u16 offset)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun offset &= 0xfffc;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return readl_relaxed(omap2_ctrl_base + offset);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
omap_ctrl_writeb(u8 val,u16 offset)171*4882a593Smuzhiyun void omap_ctrl_writeb(u8 val, u16 offset)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun u32 tmp;
174*4882a593Smuzhiyun u8 byte_offset = offset & 0x3;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun tmp = omap_ctrl_readl(offset);
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun tmp &= 0xffffffff ^ (0xff << (byte_offset * 8));
179*4882a593Smuzhiyun tmp |= val << (byte_offset * 8);
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun omap_ctrl_writel(tmp, offset);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
omap_ctrl_writew(u16 val,u16 offset)184*4882a593Smuzhiyun void omap_ctrl_writew(u16 val, u16 offset)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun u32 tmp;
187*4882a593Smuzhiyun u8 byte_offset = offset & 0x2;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun tmp = omap_ctrl_readl(offset);
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun tmp &= 0xffffffff ^ (0xffff << (byte_offset * 8));
192*4882a593Smuzhiyun tmp |= val << (byte_offset * 8);
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun omap_ctrl_writel(tmp, offset);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
omap_ctrl_writel(u32 val,u16 offset)197*4882a593Smuzhiyun void omap_ctrl_writel(u32 val, u16 offset)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun offset &= 0xfffc;
200*4882a593Smuzhiyun writel_relaxed(val, omap2_ctrl_base + offset);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun #ifdef CONFIG_ARCH_OMAP3
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun /**
206*4882a593Smuzhiyun * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
207*4882a593Smuzhiyun * @bootmode: 8-bit value to pass to some boot code
208*4882a593Smuzhiyun *
209*4882a593Smuzhiyun * Set the bootmode in the scratchpad RAM. This is used after the
210*4882a593Smuzhiyun * system restarts. Not sure what actually uses this - it may be the
211*4882a593Smuzhiyun * bootloader, rather than the boot ROM - contrary to the preserved
212*4882a593Smuzhiyun * comment below. No return value.
213*4882a593Smuzhiyun */
omap3_ctrl_write_boot_mode(u8 bootmode)214*4882a593Smuzhiyun void omap3_ctrl_write_boot_mode(u8 bootmode)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun u32 l;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun l = ('B' << 24) | ('M' << 16) | bootmode;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /*
221*4882a593Smuzhiyun * Reserve the first word in scratchpad for communicating
222*4882a593Smuzhiyun * with the boot ROM. A pointer to a data structure
223*4882a593Smuzhiyun * describing the boot process can be stored there,
224*4882a593Smuzhiyun * cf. OMAP34xx TRM, Initialization / Software Booting
225*4882a593Smuzhiyun * Configuration.
226*4882a593Smuzhiyun *
227*4882a593Smuzhiyun * XXX This should use some omap_ctrl_writel()-type function
228*4882a593Smuzhiyun */
229*4882a593Smuzhiyun writel_relaxed(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
230*4882a593Smuzhiyun }
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun #endif
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun /**
235*4882a593Smuzhiyun * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
236*4882a593Smuzhiyun * @bootaddr: physical address of the boot loader
237*4882a593Smuzhiyun *
238*4882a593Smuzhiyun * Set boot address for the boot loader of a supported processor
239*4882a593Smuzhiyun * when a power ON sequence occurs.
240*4882a593Smuzhiyun */
omap_ctrl_write_dsp_boot_addr(u32 bootaddr)241*4882a593Smuzhiyun void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
244*4882a593Smuzhiyun cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
245*4882a593Smuzhiyun cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
246*4882a593Smuzhiyun soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
247*4882a593Smuzhiyun 0;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if (!offset) {
250*4882a593Smuzhiyun pr_err("%s: unsupported omap type\n", __func__);
251*4882a593Smuzhiyun return;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun omap_ctrl_writel(bootaddr, offset);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /**
258*4882a593Smuzhiyun * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
259*4882a593Smuzhiyun * @bootmode: 8-bit value to pass to some boot code
260*4882a593Smuzhiyun *
261*4882a593Smuzhiyun * Sets boot mode for the boot loader of a supported processor
262*4882a593Smuzhiyun * when a power ON sequence occurs.
263*4882a593Smuzhiyun */
omap_ctrl_write_dsp_boot_mode(u8 bootmode)264*4882a593Smuzhiyun void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
267*4882a593Smuzhiyun cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD :
268*4882a593Smuzhiyun 0;
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun if (!offset) {
271*4882a593Smuzhiyun pr_err("%s: unsupported omap type\n", __func__);
272*4882a593Smuzhiyun return;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun omap_ctrl_writel(bootmode, offset);
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
279*4882a593Smuzhiyun /*
280*4882a593Smuzhiyun * Clears the scratchpad contents in case of cold boot-
281*4882a593Smuzhiyun * called during bootup
282*4882a593Smuzhiyun */
omap3_clear_scratchpad_contents(void)283*4882a593Smuzhiyun void omap3_clear_scratchpad_contents(void)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
286*4882a593Smuzhiyun void __iomem *v_addr;
287*4882a593Smuzhiyun u32 offset = 0;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
290*4882a593Smuzhiyun if (omap3xxx_prm_clear_global_cold_reset()) {
291*4882a593Smuzhiyun for ( ; offset <= max_offset; offset += 0x4)
292*4882a593Smuzhiyun writel_relaxed(0x0, (v_addr + offset));
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /* Populate the scratchpad structure with restore structure */
omap3_save_scratchpad_contents(void)297*4882a593Smuzhiyun void omap3_save_scratchpad_contents(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun void __iomem *scratchpad_address;
300*4882a593Smuzhiyun u32 arm_context_addr;
301*4882a593Smuzhiyun struct omap3_scratchpad scratchpad_contents;
302*4882a593Smuzhiyun struct omap3_scratchpad_prcm_block prcm_block_contents;
303*4882a593Smuzhiyun struct omap3_scratchpad_sdrc_block sdrc_block_contents;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun /*
306*4882a593Smuzhiyun * Populate the Scratchpad contents
307*4882a593Smuzhiyun *
308*4882a593Smuzhiyun * The "get_*restore_pointer" functions are used to provide a
309*4882a593Smuzhiyun * physical restore address where the ROM code jumps while waking
310*4882a593Smuzhiyun * up from MPU OFF/OSWR state.
311*4882a593Smuzhiyun * The restore pointer is stored into the scratchpad.
312*4882a593Smuzhiyun */
313*4882a593Smuzhiyun scratchpad_contents.boot_config_ptr = 0x0;
314*4882a593Smuzhiyun if (cpu_is_omap3630())
315*4882a593Smuzhiyun scratchpad_contents.public_restore_ptr =
316*4882a593Smuzhiyun __pa_symbol(omap3_restore_3630);
317*4882a593Smuzhiyun else if (omap_rev() != OMAP3430_REV_ES3_0 &&
318*4882a593Smuzhiyun omap_rev() != OMAP3430_REV_ES3_1 &&
319*4882a593Smuzhiyun omap_rev() != OMAP3430_REV_ES3_1_2)
320*4882a593Smuzhiyun scratchpad_contents.public_restore_ptr =
321*4882a593Smuzhiyun __pa_symbol(omap3_restore);
322*4882a593Smuzhiyun else
323*4882a593Smuzhiyun scratchpad_contents.public_restore_ptr =
324*4882a593Smuzhiyun __pa_symbol(omap3_restore_es3);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun if (omap_type() == OMAP2_DEVICE_TYPE_GP)
327*4882a593Smuzhiyun scratchpad_contents.secure_ram_restore_ptr = 0x0;
328*4882a593Smuzhiyun else
329*4882a593Smuzhiyun scratchpad_contents.secure_ram_restore_ptr =
330*4882a593Smuzhiyun (u32) __pa(omap3_secure_ram_storage);
331*4882a593Smuzhiyun scratchpad_contents.sdrc_module_semaphore = 0x0;
332*4882a593Smuzhiyun scratchpad_contents.prcm_block_offset = 0x2C;
333*4882a593Smuzhiyun scratchpad_contents.sdrc_block_offset = 0x64;
334*4882a593Smuzhiyun
335*4882a593Smuzhiyun /* Populate the PRCM block contents */
336*4882a593Smuzhiyun omap3_prm_save_scratchpad_contents(prcm_block_contents.prm_contents);
337*4882a593Smuzhiyun omap3_cm_save_scratchpad_contents(prcm_block_contents.cm_contents);
338*4882a593Smuzhiyun
339*4882a593Smuzhiyun prcm_block_contents.prcm_block_size = 0x0;
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun /* Populate the SDRC block contents */
342*4882a593Smuzhiyun sdrc_block_contents.sysconfig =
343*4882a593Smuzhiyun (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
344*4882a593Smuzhiyun sdrc_block_contents.cs_cfg =
345*4882a593Smuzhiyun (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
346*4882a593Smuzhiyun sdrc_block_contents.sharing =
347*4882a593Smuzhiyun (sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
348*4882a593Smuzhiyun sdrc_block_contents.err_type =
349*4882a593Smuzhiyun (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
350*4882a593Smuzhiyun sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
351*4882a593Smuzhiyun sdrc_block_contents.dll_b_ctrl = 0x0;
352*4882a593Smuzhiyun /*
353*4882a593Smuzhiyun * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
354*4882a593Smuzhiyun * be programed to issue automatic self refresh on timeout
355*4882a593Smuzhiyun * of AUTO_CNT = 1 prior to any transition to OFF mode.
356*4882a593Smuzhiyun */
357*4882a593Smuzhiyun if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
358*4882a593Smuzhiyun && (omap_rev() >= OMAP3430_REV_ES3_0))
359*4882a593Smuzhiyun sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
360*4882a593Smuzhiyun ~(SDRC_POWER_AUTOCOUNT_MASK|
361*4882a593Smuzhiyun SDRC_POWER_CLKCTRL_MASK)) |
362*4882a593Smuzhiyun (1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
363*4882a593Smuzhiyun SDRC_SELF_REFRESH_ON_AUTOCOUNT;
364*4882a593Smuzhiyun else
365*4882a593Smuzhiyun sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun sdrc_block_contents.cs_0 = 0x0;
368*4882a593Smuzhiyun sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
369*4882a593Smuzhiyun sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
370*4882a593Smuzhiyun sdrc_block_contents.emr_1_0 = 0x0;
371*4882a593Smuzhiyun sdrc_block_contents.emr_2_0 = 0x0;
372*4882a593Smuzhiyun sdrc_block_contents.emr_3_0 = 0x0;
373*4882a593Smuzhiyun sdrc_block_contents.actim_ctrla_0 =
374*4882a593Smuzhiyun sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
375*4882a593Smuzhiyun sdrc_block_contents.actim_ctrlb_0 =
376*4882a593Smuzhiyun sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
377*4882a593Smuzhiyun sdrc_block_contents.rfr_ctrl_0 =
378*4882a593Smuzhiyun sdrc_read_reg(SDRC_RFR_CTRL_0);
379*4882a593Smuzhiyun sdrc_block_contents.cs_1 = 0x0;
380*4882a593Smuzhiyun sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
381*4882a593Smuzhiyun sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
382*4882a593Smuzhiyun sdrc_block_contents.emr_1_1 = 0x0;
383*4882a593Smuzhiyun sdrc_block_contents.emr_2_1 = 0x0;
384*4882a593Smuzhiyun sdrc_block_contents.emr_3_1 = 0x0;
385*4882a593Smuzhiyun sdrc_block_contents.actim_ctrla_1 =
386*4882a593Smuzhiyun sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
387*4882a593Smuzhiyun sdrc_block_contents.actim_ctrlb_1 =
388*4882a593Smuzhiyun sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
389*4882a593Smuzhiyun sdrc_block_contents.rfr_ctrl_1 =
390*4882a593Smuzhiyun sdrc_read_reg(SDRC_RFR_CTRL_1);
391*4882a593Smuzhiyun sdrc_block_contents.dcdl_1_ctrl = 0x0;
392*4882a593Smuzhiyun sdrc_block_contents.dcdl_2_ctrl = 0x0;
393*4882a593Smuzhiyun sdrc_block_contents.flags = 0x0;
394*4882a593Smuzhiyun sdrc_block_contents.block_size = 0x0;
395*4882a593Smuzhiyun
396*4882a593Smuzhiyun arm_context_addr = __pa_symbol(omap3_arm_context);
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun /* Copy all the contents to the scratchpad location */
399*4882a593Smuzhiyun scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
400*4882a593Smuzhiyun memcpy_toio(scratchpad_address, &scratchpad_contents,
401*4882a593Smuzhiyun sizeof(scratchpad_contents));
402*4882a593Smuzhiyun /* Scratchpad contents being 32 bits, a divide by 4 done here */
403*4882a593Smuzhiyun memcpy_toio(scratchpad_address +
404*4882a593Smuzhiyun scratchpad_contents.prcm_block_offset,
405*4882a593Smuzhiyun &prcm_block_contents, sizeof(prcm_block_contents));
406*4882a593Smuzhiyun memcpy_toio(scratchpad_address +
407*4882a593Smuzhiyun scratchpad_contents.sdrc_block_offset,
408*4882a593Smuzhiyun &sdrc_block_contents, sizeof(sdrc_block_contents));
409*4882a593Smuzhiyun /*
410*4882a593Smuzhiyun * Copies the address of the location in SDRAM where ARM
411*4882a593Smuzhiyun * registers get saved during a MPU OFF transition.
412*4882a593Smuzhiyun */
413*4882a593Smuzhiyun memcpy_toio(scratchpad_address +
414*4882a593Smuzhiyun scratchpad_contents.sdrc_block_offset +
415*4882a593Smuzhiyun sizeof(sdrc_block_contents), &arm_context_addr, 4);
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
omap3_control_save_context(void)418*4882a593Smuzhiyun void omap3_control_save_context(void)
419*4882a593Smuzhiyun {
420*4882a593Smuzhiyun control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
421*4882a593Smuzhiyun control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
422*4882a593Smuzhiyun control_context.mem_dftrw0 =
423*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
424*4882a593Smuzhiyun control_context.mem_dftrw1 =
425*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
426*4882a593Smuzhiyun control_context.msuspendmux_0 =
427*4882a593Smuzhiyun omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
428*4882a593Smuzhiyun control_context.msuspendmux_1 =
429*4882a593Smuzhiyun omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
430*4882a593Smuzhiyun control_context.msuspendmux_2 =
431*4882a593Smuzhiyun omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
432*4882a593Smuzhiyun control_context.msuspendmux_3 =
433*4882a593Smuzhiyun omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
434*4882a593Smuzhiyun control_context.msuspendmux_4 =
435*4882a593Smuzhiyun omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
436*4882a593Smuzhiyun control_context.msuspendmux_5 =
437*4882a593Smuzhiyun omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
438*4882a593Smuzhiyun control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
439*4882a593Smuzhiyun control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
440*4882a593Smuzhiyun control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
441*4882a593Smuzhiyun control_context.iva2_bootaddr =
442*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
443*4882a593Smuzhiyun control_context.iva2_bootmod =
444*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
445*4882a593Smuzhiyun control_context.wkup_ctrl = omap_ctrl_readl(OMAP34XX_CONTROL_WKUP_CTRL);
446*4882a593Smuzhiyun control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
447*4882a593Smuzhiyun control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
448*4882a593Smuzhiyun control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
449*4882a593Smuzhiyun control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
450*4882a593Smuzhiyun control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
451*4882a593Smuzhiyun control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
452*4882a593Smuzhiyun control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
453*4882a593Smuzhiyun control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
454*4882a593Smuzhiyun control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
455*4882a593Smuzhiyun control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
456*4882a593Smuzhiyun control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
457*4882a593Smuzhiyun control_context.dss_dpll_spreading =
458*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
459*4882a593Smuzhiyun control_context.core_dpll_spreading =
460*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
461*4882a593Smuzhiyun control_context.per_dpll_spreading =
462*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
463*4882a593Smuzhiyun control_context.usbhost_dpll_spreading =
464*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
465*4882a593Smuzhiyun control_context.pbias_lite =
466*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
467*4882a593Smuzhiyun control_context.temp_sensor =
468*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
469*4882a593Smuzhiyun control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
470*4882a593Smuzhiyun control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
471*4882a593Smuzhiyun control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
472*4882a593Smuzhiyun control_context.padconf_sys_nirq =
473*4882a593Smuzhiyun omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
474*4882a593Smuzhiyun }
475*4882a593Smuzhiyun
omap3_control_restore_context(void)476*4882a593Smuzhiyun void omap3_control_restore_context(void)
477*4882a593Smuzhiyun {
478*4882a593Smuzhiyun omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
479*4882a593Smuzhiyun omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
480*4882a593Smuzhiyun omap_ctrl_writel(control_context.mem_dftrw0,
481*4882a593Smuzhiyun OMAP343X_CONTROL_MEM_DFTRW0);
482*4882a593Smuzhiyun omap_ctrl_writel(control_context.mem_dftrw1,
483*4882a593Smuzhiyun OMAP343X_CONTROL_MEM_DFTRW1);
484*4882a593Smuzhiyun omap_ctrl_writel(control_context.msuspendmux_0,
485*4882a593Smuzhiyun OMAP2_CONTROL_MSUSPENDMUX_0);
486*4882a593Smuzhiyun omap_ctrl_writel(control_context.msuspendmux_1,
487*4882a593Smuzhiyun OMAP2_CONTROL_MSUSPENDMUX_1);
488*4882a593Smuzhiyun omap_ctrl_writel(control_context.msuspendmux_2,
489*4882a593Smuzhiyun OMAP2_CONTROL_MSUSPENDMUX_2);
490*4882a593Smuzhiyun omap_ctrl_writel(control_context.msuspendmux_3,
491*4882a593Smuzhiyun OMAP2_CONTROL_MSUSPENDMUX_3);
492*4882a593Smuzhiyun omap_ctrl_writel(control_context.msuspendmux_4,
493*4882a593Smuzhiyun OMAP2_CONTROL_MSUSPENDMUX_4);
494*4882a593Smuzhiyun omap_ctrl_writel(control_context.msuspendmux_5,
495*4882a593Smuzhiyun OMAP2_CONTROL_MSUSPENDMUX_5);
496*4882a593Smuzhiyun omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
497*4882a593Smuzhiyun omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
498*4882a593Smuzhiyun omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
499*4882a593Smuzhiyun omap_ctrl_writel(control_context.iva2_bootaddr,
500*4882a593Smuzhiyun OMAP343X_CONTROL_IVA2_BOOTADDR);
501*4882a593Smuzhiyun omap_ctrl_writel(control_context.iva2_bootmod,
502*4882a593Smuzhiyun OMAP343X_CONTROL_IVA2_BOOTMOD);
503*4882a593Smuzhiyun omap_ctrl_writel(control_context.wkup_ctrl, OMAP34XX_CONTROL_WKUP_CTRL);
504*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
505*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
506*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
507*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
508*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
509*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
510*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
511*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
512*4882a593Smuzhiyun omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
513*4882a593Smuzhiyun omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
514*4882a593Smuzhiyun omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
515*4882a593Smuzhiyun omap_ctrl_writel(control_context.dss_dpll_spreading,
516*4882a593Smuzhiyun OMAP343X_CONTROL_DSS_DPLL_SPREADING);
517*4882a593Smuzhiyun omap_ctrl_writel(control_context.core_dpll_spreading,
518*4882a593Smuzhiyun OMAP343X_CONTROL_CORE_DPLL_SPREADING);
519*4882a593Smuzhiyun omap_ctrl_writel(control_context.per_dpll_spreading,
520*4882a593Smuzhiyun OMAP343X_CONTROL_PER_DPLL_SPREADING);
521*4882a593Smuzhiyun omap_ctrl_writel(control_context.usbhost_dpll_spreading,
522*4882a593Smuzhiyun OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
523*4882a593Smuzhiyun omap_ctrl_writel(control_context.pbias_lite,
524*4882a593Smuzhiyun OMAP343X_CONTROL_PBIAS_LITE);
525*4882a593Smuzhiyun omap_ctrl_writel(control_context.temp_sensor,
526*4882a593Smuzhiyun OMAP343X_CONTROL_TEMP_SENSOR);
527*4882a593Smuzhiyun omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
528*4882a593Smuzhiyun omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
529*4882a593Smuzhiyun omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
530*4882a593Smuzhiyun omap_ctrl_writel(control_context.padconf_sys_nirq,
531*4882a593Smuzhiyun OMAP343X_CONTROL_PADCONF_SYSNIRQ);
532*4882a593Smuzhiyun }
533*4882a593Smuzhiyun
omap3630_ctrl_disable_rta(void)534*4882a593Smuzhiyun void omap3630_ctrl_disable_rta(void)
535*4882a593Smuzhiyun {
536*4882a593Smuzhiyun if (!cpu_is_omap3630())
537*4882a593Smuzhiyun return;
538*4882a593Smuzhiyun omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
539*4882a593Smuzhiyun }
540*4882a593Smuzhiyun
541*4882a593Smuzhiyun /**
542*4882a593Smuzhiyun * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
543*4882a593Smuzhiyun *
544*4882a593Smuzhiyun * Tell the SCM to start saving the padconf registers, then wait for
545*4882a593Smuzhiyun * the process to complete. Returns 0 unconditionally, although it
546*4882a593Smuzhiyun * should also eventually be able to return -ETIMEDOUT, if the save
547*4882a593Smuzhiyun * does not complete.
548*4882a593Smuzhiyun *
549*4882a593Smuzhiyun * XXX This function is missing a timeout. What should it be?
550*4882a593Smuzhiyun */
omap3_ctrl_save_padconf(void)551*4882a593Smuzhiyun int omap3_ctrl_save_padconf(void)
552*4882a593Smuzhiyun {
553*4882a593Smuzhiyun u32 cpo;
554*4882a593Smuzhiyun
555*4882a593Smuzhiyun /* Save the padconf registers */
556*4882a593Smuzhiyun cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
557*4882a593Smuzhiyun cpo |= START_PADCONF_SAVE;
558*4882a593Smuzhiyun omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun /* wait for the save to complete */
561*4882a593Smuzhiyun while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
562*4882a593Smuzhiyun & PADCONF_SAVE_DONE))
563*4882a593Smuzhiyun udelay(1);
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun /**
569*4882a593Smuzhiyun * omap3_ctrl_set_iva_bootmode_idle - sets the IVA2 bootmode to idle
570*4882a593Smuzhiyun *
571*4882a593Smuzhiyun * Sets the bootmode for IVA2 to idle. This is needed by the PM code to
572*4882a593Smuzhiyun * force disable IVA2 so that it does not prevent any low-power states.
573*4882a593Smuzhiyun */
omap3_ctrl_set_iva_bootmode_idle(void)574*4882a593Smuzhiyun static void __init omap3_ctrl_set_iva_bootmode_idle(void)
575*4882a593Smuzhiyun {
576*4882a593Smuzhiyun omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
577*4882a593Smuzhiyun OMAP343X_CONTROL_IVA2_BOOTMOD);
578*4882a593Smuzhiyun }
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun /**
581*4882a593Smuzhiyun * omap3_ctrl_setup_d2d_padconf - setup stacked modem pads for idle
582*4882a593Smuzhiyun *
583*4882a593Smuzhiyun * Sets up the pads controlling the stacked modem in such way that the
584*4882a593Smuzhiyun * device can enter idle.
585*4882a593Smuzhiyun */
omap3_ctrl_setup_d2d_padconf(void)586*4882a593Smuzhiyun static void __init omap3_ctrl_setup_d2d_padconf(void)
587*4882a593Smuzhiyun {
588*4882a593Smuzhiyun u16 mask, padconf;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun /*
591*4882a593Smuzhiyun * In a stand alone OMAP3430 where there is not a stacked
592*4882a593Smuzhiyun * modem for the D2D Idle Ack and D2D MStandby must be pulled
593*4882a593Smuzhiyun * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
594*4882a593Smuzhiyun * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up.
595*4882a593Smuzhiyun */
596*4882a593Smuzhiyun mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
597*4882a593Smuzhiyun padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
598*4882a593Smuzhiyun padconf |= mask;
599*4882a593Smuzhiyun omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
602*4882a593Smuzhiyun padconf |= mask;
603*4882a593Smuzhiyun omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
604*4882a593Smuzhiyun }
605*4882a593Smuzhiyun
606*4882a593Smuzhiyun /**
607*4882a593Smuzhiyun * omap3_ctrl_init - does static initializations for control module
608*4882a593Smuzhiyun *
609*4882a593Smuzhiyun * Initializes system control module. This sets up the sysconfig autoidle,
610*4882a593Smuzhiyun * and sets up modem and iva2 so that they can be idled properly.
611*4882a593Smuzhiyun */
omap3_ctrl_init(void)612*4882a593Smuzhiyun void __init omap3_ctrl_init(void)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun omap3_ctrl_set_iva_bootmode_idle();
617*4882a593Smuzhiyun
618*4882a593Smuzhiyun omap3_ctrl_setup_d2d_padconf();
619*4882a593Smuzhiyun }
620*4882a593Smuzhiyun #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
621*4882a593Smuzhiyun
622*4882a593Smuzhiyun static unsigned long am43xx_control_reg_offsets[] = {
623*4882a593Smuzhiyun AM33XX_CONTROL_SYSCONFIG_OFFSET,
624*4882a593Smuzhiyun AM33XX_CONTROL_STATUS_OFFSET,
625*4882a593Smuzhiyun AM43XX_CONTROL_MPU_L2_CTRL_OFFSET,
626*4882a593Smuzhiyun AM33XX_CONTROL_CORE_SLDO_CTRL_OFFSET,
627*4882a593Smuzhiyun AM33XX_CONTROL_MPU_SLDO_CTRL_OFFSET,
628*4882a593Smuzhiyun AM33XX_CONTROL_CLK32KDIVRATIO_CTRL_OFFSET,
629*4882a593Smuzhiyun AM33XX_CONTROL_BANDGAP_CTRL_OFFSET,
630*4882a593Smuzhiyun AM33XX_CONTROL_BANDGAP_TRIM_OFFSET,
631*4882a593Smuzhiyun AM33XX_CONTROL_PLL_CLKINPULOW_CTRL_OFFSET,
632*4882a593Smuzhiyun AM33XX_CONTROL_MOSC_CTRL_OFFSET,
633*4882a593Smuzhiyun AM33XX_CONTROL_DEEPSLEEP_CTRL_OFFSET,
634*4882a593Smuzhiyun AM43XX_CONTROL_DISPLAY_PLL_SEL_OFFSET,
635*4882a593Smuzhiyun AM33XX_CONTROL_INIT_PRIORITY_0_OFFSET,
636*4882a593Smuzhiyun AM33XX_CONTROL_INIT_PRIORITY_1_OFFSET,
637*4882a593Smuzhiyun AM33XX_CONTROL_TPTC_CFG_OFFSET,
638*4882a593Smuzhiyun AM33XX_CONTROL_USB_CTRL0_OFFSET,
639*4882a593Smuzhiyun AM33XX_CONTROL_USB_CTRL1_OFFSET,
640*4882a593Smuzhiyun AM43XX_CONTROL_USB_CTRL2_OFFSET,
641*4882a593Smuzhiyun AM43XX_CONTROL_GMII_SEL_OFFSET,
642*4882a593Smuzhiyun AM43XX_CONTROL_MPUSS_CTRL_OFFSET,
643*4882a593Smuzhiyun AM43XX_CONTROL_TIMER_CASCADE_CTRL_OFFSET,
644*4882a593Smuzhiyun AM43XX_CONTROL_PWMSS_CTRL_OFFSET,
645*4882a593Smuzhiyun AM33XX_CONTROL_MREQPRIO_0_OFFSET,
646*4882a593Smuzhiyun AM33XX_CONTROL_MREQPRIO_1_OFFSET,
647*4882a593Smuzhiyun AM33XX_CONTROL_HW_EVENT_SEL_GRP1_OFFSET,
648*4882a593Smuzhiyun AM33XX_CONTROL_HW_EVENT_SEL_GRP2_OFFSET,
649*4882a593Smuzhiyun AM33XX_CONTROL_HW_EVENT_SEL_GRP3_OFFSET,
650*4882a593Smuzhiyun AM33XX_CONTROL_HW_EVENT_SEL_GRP4_OFFSET,
651*4882a593Smuzhiyun AM33XX_CONTROL_SMRT_CTRL_OFFSET,
652*4882a593Smuzhiyun AM33XX_CONTROL_MPUSS_HW_DEBUG_SEL_OFFSET,
653*4882a593Smuzhiyun AM43XX_CONTROL_CQDETECT_STS_OFFSET,
654*4882a593Smuzhiyun AM43XX_CONTROL_CQDETECT_STS2_OFFSET,
655*4882a593Smuzhiyun AM43XX_CONTROL_VTP_CTRL_OFFSET,
656*4882a593Smuzhiyun AM33XX_CONTROL_VREF_CTRL_OFFSET,
657*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_0_3_OFFSET,
658*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_4_7_OFFSET,
659*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_8_11_OFFSET,
660*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_12_15_OFFSET,
661*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_16_19_OFFSET,
662*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_20_23_OFFSET,
663*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_24_27_OFFSET,
664*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_28_31_OFFSET,
665*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_32_35_OFFSET,
666*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_36_39_OFFSET,
667*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_40_43_OFFSET,
668*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_44_47_OFFSET,
669*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_48_51_OFFSET,
670*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_52_55_OFFSET,
671*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_56_59_OFFSET,
672*4882a593Smuzhiyun AM33XX_CONTROL_TPCC_EVT_MUX_60_63_OFFSET,
673*4882a593Smuzhiyun AM33XX_CONTROL_TIMER_EVT_CAPT_OFFSET,
674*4882a593Smuzhiyun AM33XX_CONTROL_ECAP_EVT_CAPT_OFFSET,
675*4882a593Smuzhiyun AM33XX_CONTROL_ADC_EVT_CAPT_OFFSET,
676*4882a593Smuzhiyun AM43XX_CONTROL_ADC1_EVT_CAPT_OFFSET,
677*4882a593Smuzhiyun AM33XX_CONTROL_RESET_ISO_OFFSET,
678*4882a593Smuzhiyun };
679*4882a593Smuzhiyun
680*4882a593Smuzhiyun static u32 am33xx_control_vals[ARRAY_SIZE(am43xx_control_reg_offsets)];
681*4882a593Smuzhiyun
682*4882a593Smuzhiyun /**
683*4882a593Smuzhiyun * am43xx_control_save_context - Save the wakeup domain registers
684*4882a593Smuzhiyun *
685*4882a593Smuzhiyun * Save the wkup domain registers
686*4882a593Smuzhiyun */
am43xx_control_save_context(void)687*4882a593Smuzhiyun static void am43xx_control_save_context(void)
688*4882a593Smuzhiyun {
689*4882a593Smuzhiyun int i;
690*4882a593Smuzhiyun
691*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(am43xx_control_reg_offsets); i++)
692*4882a593Smuzhiyun am33xx_control_vals[i] =
693*4882a593Smuzhiyun omap_ctrl_readl(am43xx_control_reg_offsets[i]);
694*4882a593Smuzhiyun }
695*4882a593Smuzhiyun
696*4882a593Smuzhiyun /**
697*4882a593Smuzhiyun * am43xx_control_restore_context - Restore the wakeup domain registers
698*4882a593Smuzhiyun *
699*4882a593Smuzhiyun * Restore the wkup domain registers
700*4882a593Smuzhiyun */
am43xx_control_restore_context(void)701*4882a593Smuzhiyun static void am43xx_control_restore_context(void)
702*4882a593Smuzhiyun {
703*4882a593Smuzhiyun int i;
704*4882a593Smuzhiyun
705*4882a593Smuzhiyun for (i = 0; i < ARRAY_SIZE(am43xx_control_reg_offsets); i++)
706*4882a593Smuzhiyun omap_ctrl_writel(am33xx_control_vals[i],
707*4882a593Smuzhiyun am43xx_control_reg_offsets[i]);
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun
cpu_notifier(struct notifier_block * nb,unsigned long cmd,void * v)710*4882a593Smuzhiyun static int cpu_notifier(struct notifier_block *nb, unsigned long cmd, void *v)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun switch (cmd) {
713*4882a593Smuzhiyun case CPU_CLUSTER_PM_ENTER:
714*4882a593Smuzhiyun if (enable_off_mode)
715*4882a593Smuzhiyun am43xx_control_save_context();
716*4882a593Smuzhiyun break;
717*4882a593Smuzhiyun case CPU_CLUSTER_PM_EXIT:
718*4882a593Smuzhiyun if (enable_off_mode)
719*4882a593Smuzhiyun am43xx_control_restore_context();
720*4882a593Smuzhiyun break;
721*4882a593Smuzhiyun }
722*4882a593Smuzhiyun
723*4882a593Smuzhiyun return NOTIFY_OK;
724*4882a593Smuzhiyun }
725*4882a593Smuzhiyun
726*4882a593Smuzhiyun struct control_init_data {
727*4882a593Smuzhiyun int index;
728*4882a593Smuzhiyun void __iomem *mem;
729*4882a593Smuzhiyun s16 offset;
730*4882a593Smuzhiyun };
731*4882a593Smuzhiyun
732*4882a593Smuzhiyun static struct control_init_data ctrl_data = {
733*4882a593Smuzhiyun .index = TI_CLKM_CTRL,
734*4882a593Smuzhiyun };
735*4882a593Smuzhiyun
736*4882a593Smuzhiyun static const struct control_init_data omap2_ctrl_data = {
737*4882a593Smuzhiyun .index = TI_CLKM_CTRL,
738*4882a593Smuzhiyun .offset = -OMAP2_CONTROL_GENERAL,
739*4882a593Smuzhiyun };
740*4882a593Smuzhiyun
741*4882a593Smuzhiyun static const struct control_init_data ctrl_aux_data = {
742*4882a593Smuzhiyun .index = TI_CLKM_CTRL_AUX,
743*4882a593Smuzhiyun };
744*4882a593Smuzhiyun
745*4882a593Smuzhiyun static const struct of_device_id omap_scrm_dt_match_table[] = {
746*4882a593Smuzhiyun { .compatible = "ti,am3-scm", .data = &ctrl_data },
747*4882a593Smuzhiyun { .compatible = "ti,am4-scm", .data = &ctrl_data },
748*4882a593Smuzhiyun { .compatible = "ti,omap2-scm", .data = &omap2_ctrl_data },
749*4882a593Smuzhiyun { .compatible = "ti,omap3-scm", .data = &omap2_ctrl_data },
750*4882a593Smuzhiyun { .compatible = "ti,dm814-scm", .data = &ctrl_data },
751*4882a593Smuzhiyun { .compatible = "ti,dm816-scrm", .data = &ctrl_data },
752*4882a593Smuzhiyun { .compatible = "ti,omap4-scm-core", .data = &ctrl_data },
753*4882a593Smuzhiyun { .compatible = "ti,omap5-scm-core", .data = &ctrl_data },
754*4882a593Smuzhiyun { .compatible = "ti,omap5-scm-wkup-pad-conf", .data = &ctrl_aux_data },
755*4882a593Smuzhiyun { .compatible = "ti,dra7-scm-core", .data = &ctrl_data },
756*4882a593Smuzhiyun { }
757*4882a593Smuzhiyun };
758*4882a593Smuzhiyun
759*4882a593Smuzhiyun /**
760*4882a593Smuzhiyun * omap2_control_base_init - initialize iomappings for the control driver
761*4882a593Smuzhiyun *
762*4882a593Smuzhiyun * Detects and initializes the iomappings for the control driver, based
763*4882a593Smuzhiyun * on the DT data. Returns 0 in success, negative error value
764*4882a593Smuzhiyun * otherwise.
765*4882a593Smuzhiyun */
omap2_control_base_init(void)766*4882a593Smuzhiyun int __init omap2_control_base_init(void)
767*4882a593Smuzhiyun {
768*4882a593Smuzhiyun struct device_node *np;
769*4882a593Smuzhiyun const struct of_device_id *match;
770*4882a593Smuzhiyun struct control_init_data *data;
771*4882a593Smuzhiyun void __iomem *mem;
772*4882a593Smuzhiyun
773*4882a593Smuzhiyun for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) {
774*4882a593Smuzhiyun data = (struct control_init_data *)match->data;
775*4882a593Smuzhiyun
776*4882a593Smuzhiyun mem = of_iomap(np, 0);
777*4882a593Smuzhiyun if (!mem)
778*4882a593Smuzhiyun return -ENOMEM;
779*4882a593Smuzhiyun
780*4882a593Smuzhiyun if (data->index == TI_CLKM_CTRL) {
781*4882a593Smuzhiyun omap2_ctrl_base = mem;
782*4882a593Smuzhiyun omap2_ctrl_offset = data->offset;
783*4882a593Smuzhiyun }
784*4882a593Smuzhiyun
785*4882a593Smuzhiyun data->mem = mem;
786*4882a593Smuzhiyun }
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun return 0;
789*4882a593Smuzhiyun }
790*4882a593Smuzhiyun
791*4882a593Smuzhiyun /**
792*4882a593Smuzhiyun * omap_control_init - low level init for the control driver
793*4882a593Smuzhiyun *
794*4882a593Smuzhiyun * Initializes the low level clock infrastructure for control driver.
795*4882a593Smuzhiyun * Returns 0 in success, negative error value in failure.
796*4882a593Smuzhiyun */
omap_control_init(void)797*4882a593Smuzhiyun int __init omap_control_init(void)
798*4882a593Smuzhiyun {
799*4882a593Smuzhiyun struct device_node *np, *scm_conf;
800*4882a593Smuzhiyun const struct of_device_id *match;
801*4882a593Smuzhiyun const struct omap_prcm_init_data *data;
802*4882a593Smuzhiyun int ret;
803*4882a593Smuzhiyun struct regmap *syscon;
804*4882a593Smuzhiyun static struct notifier_block nb;
805*4882a593Smuzhiyun
806*4882a593Smuzhiyun for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) {
807*4882a593Smuzhiyun data = match->data;
808*4882a593Smuzhiyun
809*4882a593Smuzhiyun /*
810*4882a593Smuzhiyun * Check if we have scm_conf node, if yes, use this to
811*4882a593Smuzhiyun * access clock registers.
812*4882a593Smuzhiyun */
813*4882a593Smuzhiyun scm_conf = of_get_child_by_name(np, "scm_conf");
814*4882a593Smuzhiyun
815*4882a593Smuzhiyun if (scm_conf) {
816*4882a593Smuzhiyun syscon = syscon_node_to_regmap(scm_conf);
817*4882a593Smuzhiyun
818*4882a593Smuzhiyun if (IS_ERR(syscon))
819*4882a593Smuzhiyun return PTR_ERR(syscon);
820*4882a593Smuzhiyun
821*4882a593Smuzhiyun if (of_get_child_by_name(scm_conf, "clocks")) {
822*4882a593Smuzhiyun ret = omap2_clk_provider_init(scm_conf,
823*4882a593Smuzhiyun data->index,
824*4882a593Smuzhiyun syscon, NULL);
825*4882a593Smuzhiyun if (ret)
826*4882a593Smuzhiyun return ret;
827*4882a593Smuzhiyun }
828*4882a593Smuzhiyun } else {
829*4882a593Smuzhiyun /* No scm_conf found, direct access */
830*4882a593Smuzhiyun ret = omap2_clk_provider_init(np, data->index, NULL,
831*4882a593Smuzhiyun data->mem);
832*4882a593Smuzhiyun if (ret)
833*4882a593Smuzhiyun return ret;
834*4882a593Smuzhiyun }
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun /* Only AM43XX can lose ctrl registers context during rtc-ddr suspend */
838*4882a593Smuzhiyun if (soc_is_am43xx()) {
839*4882a593Smuzhiyun nb.notifier_call = cpu_notifier;
840*4882a593Smuzhiyun cpu_pm_register_notifier(&nb);
841*4882a593Smuzhiyun }
842*4882a593Smuzhiyun
843*4882a593Smuzhiyun return 0;
844*4882a593Smuzhiyun }
845*4882a593Smuzhiyun
846*4882a593Smuzhiyun /**
847*4882a593Smuzhiyun * omap3_control_legacy_iomap_init - legacy iomap init for clock providers
848*4882a593Smuzhiyun *
849*4882a593Smuzhiyun * Legacy iomap init for clock provider. Needed only by legacy boot mode,
850*4882a593Smuzhiyun * where the base addresses are not parsed from DT, but still required
851*4882a593Smuzhiyun * by the clock driver to be setup properly.
852*4882a593Smuzhiyun */
omap3_control_legacy_iomap_init(void)853*4882a593Smuzhiyun void __init omap3_control_legacy_iomap_init(void)
854*4882a593Smuzhiyun {
855*4882a593Smuzhiyun omap2_clk_legacy_provider_init(TI_CLKM_SCRM, omap2_ctrl_base);
856*4882a593Smuzhiyun }
857